Technology requirements for chip-on-chip packaging solutions

被引:0
|
作者
Töpper, M [1 ]
Fritzsch, T [1 ]
Glaw, V [1 ]
Jordan, R [1 ]
Lopper, C [1 ]
Röder, J [1 ]
Dietrich, L [1 ]
Lutz, M [1 ]
机构
[1] Tech Univ Berlin, Fraunhofer IZM Berlin, D-13355 Berlin, Germany
关键词
chip-on-chip packaging; wafer level packaging; 3-D packaging; system in package (SiP);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The trend towards smaller, lighter and thinner products requires a steady miniaturization which has brought-up the concept of Chip Scale Packaging (CSP). The next step to reduce packaging cost was the chip packaging directly on the wafer. Wafer Level Packaging (WLP) enables the FC assembly on PWB without interposers. New and improved microelectronic systems require significant more complex devices which could limit the performance due to the wiring of the subsystems on the board. 3-D packaging using the existing WLP infrastructure is one of the most promising approaches. Stacking of chips for chip-on-chip packages can be done by wafer-to-wafer stacking or by chip-to-wafer stacking which is preferable for yield and die size considerations. This chip-on-chip packaging requires a base die with redistribution traces to match the I/O layout of both dice. This allows the combination of the performance advantage of flip chip with the options of WLP. To avoid the flip chip bonding process the thin chip integration (TCI) concept can be used. Key elements of this approach are extremely thin ICs (down to 20 mu m thickness) which are incorporated into the redistribution. This technology offers excellent electrical properties of the whole microelectronic system. The focus of this paper will be the technology requirements for the realization of different kinds of chip-on-chip packages.
引用
收藏
页码:802 / 808
页数:7
相关论文
共 50 条
  • [1] Development of Chip-on-Chip with Face to Face Technology as a Low Cost Alternative for 3D Packaging
    Sutanto, J.
    Kang, D. H.
    Ma, S. Y.
    Yoon, J. H.
    Oh, K. S.
    Oh, Michael
    Park, K. R.
    Lanzone, R.
    Huemoeller, R.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 955 - 965
  • [2] System module: A new chip-on-chip module technology
    Mimura, T
    Yoshida, T
    Nagao, K
    Takehashi, S
    Ohtsuka, T
    Matsumura, K
    Kawakita, T
    Yamaguchi, S
    Matsuzawa, A
    Fujimoto, H
    Hatada, K
    Yamane, I
    Matsuki, T
    Yamashita, T
    Kasuga, Y
    Suzuki, T
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 439 - 442
  • [3] A new wafer scale chip-on-chip (W-COC) packaging technology using adhesive injection method
    Kurino, H
    Lee, KW
    Sakuma, K
    Nakamura, T
    Koyanagi, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1999, 38 (4B): : 2406 - 2410
  • [4] Development of CoC (Chip-on-Chip) interconnection technology in hyperfine pitch
    Nishiyama, T
    Tago, M
    Isozaki, S
    Morishita, Y
    NEC RESEARCH & DEVELOPMENT, 2003, 44 (03): : 231 - 234
  • [5] Development of CoC (chip-on-chip) interconnection technology in hyperfine pitch
    Nishiyama, Tomohiro
    Tago, Masamoto
    Isozaki, Seiya
    Morishita, Yoshiaki
    NEC Research and Development, 2003, 44 (03): : 231 - 234
  • [6] Agilent launches ChIP-on-chip
    Constans, A
    SCIENTIST, 2005, 19 (23): : 40 - 40
  • [7] Design methodology for chip-on-chip applications
    Low, YL
    Frye, RC
    O'Connor, KJ
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (03): : 298 - 301
  • [8] Chip-on-chip makes smallest inverter
    Eureka Eng Mater Des, 12 (27-28):
  • [9] Electrical performance of chip-on-chip modules
    Low, YL
    O'Connor, KJ
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (03): : 321 - 325
  • [10] CoCAS: a ChIP-on-chip analysis suite
    Benoukraf, Touati
    Cauchy, Pierre
    Fenouil, Romain
    Jeanniard, Adrien
    Koch, Frederic
    Jaeger, Sebastien
    Thieffry, Denis
    Imbert, Jean
    Andrau, Jean-Christophe
    Spicuglia, Salvatore
    Ferrier, Pierre
    BIOINFORMATICS, 2009, 25 (07) : 954 - 955