A Floating-Gate-Based Field-Programmable Analog Array

被引:89
|
作者
Basu, Arindam [1 ]
Brink, Stephen [2 ]
Schlottmann, Craig [2 ]
Ramakrishnan, Shubha [2 ]
Petre, Csaba [2 ]
Koziol, Scott [2 ]
Baskaya, Faik [3 ]
Twigg, Christopher M. [4 ]
Hasler, Paul [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[3] Bogazici Univ, Dept Elect & Elect Engn, TR-34342 Istanbul, Turkey
[4] SUNY Binghamton, Dept Elect & Comp Engn, Binghamton, NY 13902 USA
关键词
Analog signal processing; field-programable analog array (FPAA); floating-gate (FG); reconfigurable system; PROCESSOR;
D O I
10.1109/JSSC.2010.2056832
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A field-programmable analog array (FPAA) with 32 computational analog blocks (CABs) and occupying 3 x 3 mm(2) in 0.35-mu m CMOS is presented. Each CAB has a wide variety of subcircuits ranging in granularity from multipliers and programmable offset wide-linear-range Gm blocks to nMOS and pMOS transistors. The programmable interconnects and circuit elements in the CAB are implemented using floating-gate (FG) transistors, the total number of which exceeds fifty thousand. Using FG devices eliminates the need for SRAM to store configuration bits since the switch stores its own configuration. This system exhibits significant performance enhancements over its predecessor in terms of achievable dynamic range (> 9 b of FG voltage) and speed (approximate to 20 gates/s) of accurate FG current programming and isolation between ON and OFF switches. An improved routing fabric has been designed that includes nearest neighbor connections to minimize the penalty on bandwidth due to routing parasitic. A maximum bandwidth of 57 MHz through the switch matrix and around 5 MHz for a first-order low-pass filter is achievable on this chip, the limitation being a "program" mode switch that will be rectified in the next chip. Programming performance improved drastically by implementing the entire algorithm on-chip with an SPI digital interface. Measured results of the individual subcircuits and two system examples including an AM receiver and a speech processor are presented.
引用
收藏
页码:1781 / 1794
页数:14
相关论文
共 50 条
  • [1] Field-programmable analog arrays: A floating-gate approach
    Hall, TS
    Hasler, P
    Anderson, DV
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 424 - 433
  • [2] A Floating-Gate-Based Programmable CMOS Reference
    Srinivasan, Venkatesh
    Serrano, Guillermo
    Twigg, Christopher M.
    Hasler, Paul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) : 3448 - 3456
  • [3] Image Correction Based on Field-Programmable Gate Array
    Mao, Xinrong
    Liu, Kaiming
    SSPS 2020: 2020 2ND SYMPOSIUM ON SIGNAL PROCESSING SYSTEMS, 2020, : 30 - 36
  • [4] A CMOS FIELD-PROGRAMMABLE ANALOG ARRAY
    LEE, EKF
    GULAK, PG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (12) : 1860 - 1867
  • [5] Field-Programmable Analog Array Based Distance Relay
    Zadeh, M. R. Dadash
    Sidhu, T. S.
    Klimek, A.
    IEEE TRANSACTIONS ON POWER DELIVERY, 2009, 24 (03) : 1063 - 1071
  • [6] Temperature Compensation of Floating-Gate Transistors in Field-Programmable Analog Arrays
    Dilello, Alexander
    Andryzcik, Steven
    Kelly, Brandon M.
    Rumberg, Brandon
    Graham, David W.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 262 - 265
  • [7] AN ARCHITECTURE FOR A DSP FIELD-PROGRAMMABLE GATE ARRAY
    AGARWALA, M
    BALSARA, PT
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) : 136 - 141
  • [8] RASP 2.8: A New Generation of Floating-gate based Field Programmable Analog Array
    Basu, Arindam
    Twigg, Christopher M.
    Brink, Stephen
    Hasler, Paul
    Petre, Csaba
    Ramakrishnan, Shubha
    Koziol, Scott
    Schlottmann, Craig
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 213 - +
  • [9] Field-programmable gate-array-based graph coloring accelerator
    Pochet, LM
    Linderman, ML
    Drager, SL
    Kohler, RL
    JOURNAL OF SPACECRAFT AND ROCKETS, 2002, 39 (04) : 474 - 480
  • [10] Meteorological Prediction Implemented on Field-Programmable Gate Array
    Vasquez, Jose L.
    Perez, Santiago T.
    Travieso, Carlos M.
    Alonso, Jesus B.
    COGNITIVE COMPUTATION, 2013, 5 (04) : 551 - 557