Partitioned security processor architecture on FPGA platform

被引:9
|
作者
Paul, Rourab [1 ]
Shukla, Sandeep [1 ]
机构
[1] Indian Inst Technol Kanpur, Comp Sci Engn Dept, Kanpur, Uttar Pradesh, India
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2018年 / 12卷 / 05期
关键词
field programmable gate arrays; cryptographic protocols; reconfigurable architectures; coprocessors; application specific integrated circuits; cache storage; invasive software; partitioned security processor architecture; FPGA platform; Internet protocol security; IPsec; secure sockets layer; transport layer security; TLS; network security protocols; cryptographic functions; application specific integrated circuit; ASIC; field programmable gate array; FPGA; side channel based attacks; malware based exfiltration; sensitive information; security keys; cryptographic enclave processors; processor data-path; partitioned enclave architecture; SSL security protocols; processor data path; secret key memory; Trivium random number generator; RSA; advanced encryption standard; KECCAK crypto blocks; optimised architectures; KECCAK coprocessor; processing element; communication interfaces; control signal hazards; AES core communication; direct memory access controller; PE overhead reduction; Vivado; 2015; 2; Artix-7 FPGA platform;
D O I
10.1049/iet-cdt.2017.0178
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Internet protocol security (IPSec), secure sockets layer (SSL)/transport layer security (TLS) and other security protocols necessitate high throughput hardware implementation of cryptographic functions. In recent literature, cryptographic functions implemented in software, application specific integrated circuit (ASIC) and field programmable gate array (FPGA). They are not necessarily optimized for throughput. Due to the various side-channel based attacks on cache and memory, and various malware based exfiltration of security keys and other sensitive information, cryptographic enclave processors are implemented which isolates the cryptographically sensitive information like keys. We propose a partitioned enclave architecture targeting IPSec, TLS and SSL where the partitioned area ensures that the processor data-path is completely isolated from the secret-key memory. The security processor consists of a Trivium random number generator, Rivest-Shamir-Adleman (RSA), advanced encryption standard (AES) and KECCAK cryptos. We implement three different optimized KECCAK architectures. The processing element (PE) handles all communication interfaces, data paths, and control hazards of network security processor. The memory of KECCAK and AES communication is done via a direct memory access controller to reduce the PE overhead. The whole system is demonstrated by FPGA implementation using Vivado 2015.2 on Artix-7 (XC7A100T, CSG324). The performances of the implemented KECCAKs are better in terms of security, throughput and resource than the existing literature.
引用
收藏
页码:216 / 226
页数:11
相关论文
共 50 条
  • [1] A High Speed KECCAK Coprocessor for Partitioned NSP Architecture on FPGA Platform
    Paul, Rourab
    Shukla, Sandeep Kumar
    [J]. VLSI DESIGN AND TEST, 2017, 711 : 507 - 518
  • [2] A Gbps IPSec SSL Security Processor Design and Implementation in an FPGA Prototyping Platform
    Haixin Wang
    Guoqiang Bai
    Hongyi Chen
    [J]. Journal of Signal Processing Systems, 2010, 58 : 311 - 324
  • [3] A Gbps IPSec SSL Security Processor Design and Implementation in an FPGA Prototyping Platform
    Wang, Haixin
    Bai, Guoqiang
    Chen, Hongyi
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (03): : 311 - 324
  • [4] The Dual Processor Platform Architecture
    Beutel, Jan
    Trub, Roman
    Da Forno, Reto
    Wegmann, Markus
    Gsell, Tonio
    Jacob, Romain
    Keller, Michael
    Sutton, Felix
    Thiele, Lothar
    [J]. IPSN '19: PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING IN SENSOR NETWORKS, 2019, : 335 - 336
  • [5] FPGA architecture for a videowall image processor
    Skarabot, A
    Ramponi, G
    Buriola, L
    [J]. NONLINEAR IMAGE PROCESSING AND PATTERN ANALYSIS XII, 2001, 4304 : 75 - 84
  • [6] SoC platform architecture for a network processor
    Ghattas, H
    Mbaye, M
    Bissou, JP
    Savaria, Y
    [J]. INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 49 - 52
  • [7] An FPGA implemented processor architecture with adaptive resolution
    Torresen, Jim
    Jakobsen, Jonas
    [J]. AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 386 - +
  • [8] A Partitioned CAM Architecture with FPGA Acceleration for Binary Descriptor Matching
    Soleimani, Parastoo
    Capson, David W.
    Li, Kin Fun
    [J]. ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2024, 17 (01)
  • [9] Verification Platform for FPGA Based Architecture
    Panwar, Adesh
    [J]. PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, 2013, 174 : 393 - 398
  • [10] High Performance Instruction List Processor on FPGA Platform
    Rudrawar, Shilpa K.
    Sakhare, Dipti
    [J]. PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 145 - 152