共 50 条
- [1] A High Speed KECCAK Coprocessor for Partitioned NSP Architecture on FPGA Platform [J]. VLSI DESIGN AND TEST, 2017, 711 : 507 - 518
- [2] A Gbps IPSec SSL Security Processor Design and Implementation in an FPGA Prototyping Platform [J]. Journal of Signal Processing Systems, 2010, 58 : 311 - 324
- [3] A Gbps IPSec SSL Security Processor Design and Implementation in an FPGA Prototyping Platform [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (03): : 311 - 324
- [4] The Dual Processor Platform Architecture [J]. IPSN '19: PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING IN SENSOR NETWORKS, 2019, : 335 - 336
- [5] FPGA architecture for a videowall image processor [J]. NONLINEAR IMAGE PROCESSING AND PATTERN ANALYSIS XII, 2001, 4304 : 75 - 84
- [6] SoC platform architecture for a network processor [J]. INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 49 - 52
- [7] An FPGA implemented processor architecture with adaptive resolution [J]. AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 386 - +
- [9] Verification Platform for FPGA Based Architecture [J]. PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, 2013, 174 : 393 - 398
- [10] High Performance Instruction List Processor on FPGA Platform [J]. PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 145 - 152