Workload-Aware Voltage Regulator Optimization for Power Efficient Multi-Core Processors

被引:0
|
作者
Sinkar, Abhishek A. [1 ]
Wang, Hao [1 ]
Kim, Nam Sung [1 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
关键词
DVFS; switching voltage regulator; P-state; C-state;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Modern multi-core processors use power management techniques such as dynamic voltage and frequency scaling (DVFS) and clock gating (CG) which cause the processor to operate in various performance and power states depending on runtime workload characteristics. A voltage regulator (VR), which is designed to provide power to the processor at its highest performance level, can significantly degrade in efficiency when the processor operates in the deep power saving states. In this paper, we propose VR optimization techniques to improve the energy efficiency of the processor + VR system by using the workload dependent P-and C-state residency of real processors. Our experimental results for static VR optimization show up to 19%, 20%, and 4% reduction in energy consumption for workstation, mobile and server multi-core processors. We also investigate the effect of dynamically changing VR parameters on the energy efficiency compared to the static optimization.
引用
收藏
页码:1134 / 1137
页数:4
相关论文
共 50 条
  • [31] Evaluating and Modeling Power Consumption of Multi-Core Processors
    Basmadjian, Robert
    de Meer, Hermann
    2012 THIRD INTERNATIONAL CONFERENCE ON FUTURE ENERGY SYSTEMS: WHERE ENERGY, COMPUTING AND COMMUNICATION MEET (E-ENERGY), 2012,
  • [32] Analysis of Dynamic Power Management on Multi-Core Processors
    Bircher, W. Lloyd
    John, Lizy K.
    ICS'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, 2008, : 327 - 338
  • [33] Multi-core Aware Optimization for MPI Collectives
    Tu, Bibo
    Zou, Ming
    Zhan, Hanfeng
    Zhao, Xiaofang
    Fan, Hanping
    2008 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING, 2008, : 322 - 325
  • [34] A Case for Guarded Power Gating for Multi-Core Processors
    Madan, Niti
    Buyuktosunoglu, Alper
    Bose, Pradip
    Annavaram, Murali
    2011 IEEE 17TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2011, : 291 - 300
  • [35] Custard: ASIC Workload-Aware Reliable Design for Multicore IoT Processors
    Lerner, Scott
    Yilmaz, Isikcan
    Taskin, Baris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (03) : 700 - 710
  • [36] Memory-, Bandwidth-, and Power-Aware Multi-core for a Graph Database Workload
    Trancoso, Pedro
    Martinez, Norbert
    Larriba-Pey, Josep-Lluis
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2011, 2011, 6566 : 171 - +
  • [37] Efficient Distributed Algorithm for Scheduling Workload-Aware Jobs on Multi-Clouds
    Miraftabzadeh, Seyed Ali
    Rad, Paul
    Jamshidi, Mo
    2016 11TH SYSTEMS OF SYSTEM ENGINEERING CONFERENCE (SOSE), IEEE, 2016,
  • [38] Voltage Regulator Thermal Matrix based Thread Allocation Optimization for a Multi-Core Processor
    Abegaz, B.
    Kueber, J.
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRO INFORMATION TECHNOLOGY (EIT), 2019,
  • [39] Energy efficient scheduling of real-time tasks on multi-core processors with voltage islands
    Liu, Jun
    Guo, Jinhua
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2016, 56 : 202 - 210
  • [40] Energy-Aware Scheduling for Aperiodic Tasks on Multi-core Processors
    Li, Dawei
    Wu, Jie
    2014 43RD INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP), 2014, : 361 - 370