Interconnect simple, accurate and statistical models using on-chip measurements for calibration

被引:0
|
作者
Doganis, A [1 ]
Chen, JC [1 ]
机构
[1] Mentor Graph, San Jose, CA 95131 USA
关键词
D O I
10.1109/ICVD.1999.745135
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, Ive will describe and analyze simple, accurate and compact models for interconnect structures. These parameterized models are optimized for the particular fabrication process via field solver simulations and on,wafer test structure measurements. Additionally, process variations will be incorporated in the compact models using the principal component analysis (PCA) and performance response surface models (RSM) to derive statistical interconnect models. A new test structure, along with the measurement scheme and the associated extraction methods are introduced here to facilitate the calibration of the interconnect models. Additionally: further tuning of those models with respect to measurements of complex on-chip test structures, such as clock nets, assures model accuracy and circuit performance predictability.
引用
收藏
页码:120 / 125
页数:6
相关论文
共 50 条
  • [1] Calibration of Interconnect Corners Using On-Chip Ring Oscillators
    Hyun, Daijoon
    Shin, Youngsoo
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 141 - 142
  • [2] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [3] Accurate on-chip interconnect evaluation: A time-domain technique
    Soumyanath, K
    Borkar, S
    Zhou, CY
    Bloechel, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 623 - 631
  • [4] On-chip optical interconnect using visible light
    Wei Cai
    Bing-cheng Zhu
    Xu-min Gao
    Yong-chao Yang
    Jia-lei Yuan
    Gui-xia Zhu
    Yong-jin Wang
    Peter Grünberg
    Frontiers of Information Technology & Electronic Engineering, 2017, 18 : 1288 - 1294
  • [5] A digital calibration algorithm for implementing accurate on-chip resistors
    Fayed, A
    Ismail, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 47 (03) : 259 - 272
  • [6] A digital calibration algorithm for implementing accurate on-chip resistors
    Ayman A. Fayed
    M. Ismail
    Analog Integrated Circuits and Signal Processing, 2006, 47 : 259 - 272
  • [7] On-chip optical interconnect using visible light
    Cai, Wei
    Zhu, Bing-cheng
    Gao, Xu-min
    Yang, Yong-chao
    Yuan, Jia-lei
    Zhu, Gui-xia
    Wang, Yong-jin
    Grunberg, Peter
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2017, 18 (09) : 1288 - 1294
  • [8] ON-CHIP PICOSECOND TIME-DOMAIN MEASUREMENTS FOR VLSI AND INTERCONNECT TESTING USING PHOTOCONDUCTORS
    EISENSTADT, WR
    HAMMOND, RB
    DUTTON, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (01) : 284 - 289
  • [9] ON-CHIP PICOSECOND TIME-DOMAIN MEASUREMENTS FOR VLSI AND INTERCONNECT TESTING USING PHOTOCONDUCTORS
    EISENSTADT, WR
    HAMMOND, RB
    DUTTON, RW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (02) : 364 - 369
  • [10] Statistical timing analysis in sequential circuit for on-chip global interconnect pipelining
    Zhang, LZ
    Hu, YH
    Charlie, CPC
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 904 - 907