Low cost efficient architecture for H.264 motion estimation

被引:9
|
作者
López, S [1 ]
Tobajas, F [1 ]
Villar, A [1 ]
de Armas, V [1 ]
López, JF [1 ]
Sarmiento, R [1 ]
机构
[1] Univ Las Palmas Gran Canaria, Dept Elect Engn & Control, Res Inst Appl Microelect, E-35017 Las Palmas Gran Canaria, Spain
关键词
D O I
10.1109/ISCAS.2005.1464612
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low cost VLSI architecture to compute the motion vectors required by the H.264/AVC video coding standard is presented in this paper. The possibility of avoiding motion estimation modes together with a novel partial distortion elimination strategy have been successfully incorporated in the proposed architecture, providing important savings in the power dissipation. As result, the implementation of the architecture in a low cost commercial FPGA is outlined in this paper, showing characteristics such as a reduced area occupation and an appropriate range of operation frequencies that make the architecture suitable for portable multimedia devices.
引用
下载
收藏
页码:412 / 415
页数:4
相关论文
共 50 条
  • [1] Cost efficient propagate partial integer motion estimation SAD architecture for in H.264/AVC
    Huang, Yiqing
    Liu, Zhenyu
    Goto, Satoshi
    Ikenaga, Takeshi
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 782 - 785
  • [2] An Efficient Parallel Architecture for H.264/AVC Fractional Motion Estimation
    Zhao, Zhuo
    Liang, Ping
    INTELLIGENT INTERACTIVE MULTIMEDIA SYSTEMS AND SERVICES (IIMSS 2011), 2011, 11 : 133 - 141
  • [3] Efficient hardware architecture for motion estimation based on AVC/H.264
    Department of Computer Science and Engineering, Harbin Institute of Technology, Harbin 150001, China
    Gaojishu Tongxin, 2006, 10 (1001-1005):
  • [4] Efficient architecture for global elimination algorithm for H.264 motion estimation
    P MURALIDHAR
    C B RAMARAO
    Sadhana, 2016, 41 : 47 - 54
  • [5] Efficient architecture for global elimination algorithm for H.264 motion estimation
    Muralidhar, P.
    Ramarao, C. B.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2016, 41 (01): : 47 - 54
  • [6] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV
    Ruiz, G. A.
    Michell, J. A.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (03): : 443 - 457
  • [7] A Complete H.264 Motion Estimation Architecture
    Siqueira, Hadley
    Lopes, Alba
    Marinho, Victor
    Correa, Edgard
    2012 BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEM ENGINEERING (SBESC 2012), 2012, : 111 - 114
  • [8] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV
    G. A. Ruiz
    J. A. Michell
    Journal of Signal Processing Systems, 2011, 62 : 443 - 457
  • [9] An efficient VLSI architecture for H.264 variable block size motion estimation
    Ou, CM
    Le, CF
    Hwang, WJ
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (04) : 1291 - 1299
  • [10] An Adaptive Motion Estimation Architecture for H.264/AVC
    Song, Yang
    Akoglu, Ali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 161 - 179