Ant Lion Optimized Bufferless Routing in the Design of Low Power Application Specific Network on Chip

被引:30
|
作者
Venkataraman, N. L. [1 ]
Kumar, R. [1 ]
Shakeel, P. Mohamed [2 ]
机构
[1] Natl Inst Technol Nagaland, Dept Elect & Instrumentat Engn, Dimapur, Nagaland, India
[2] Univ Tekn Malaysia Melaka, Fac Informat & Commun Technol, Durian Tunggal, Malaysia
关键词
Application-specific network on chip (ASNoC); Bufferless router; Ant lion optimization; Deflection routing; Low power; ARCHITECTURE; EFFICIENT; ROUTER;
D O I
10.1007/s00034-019-01065-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on chip is widely restricted with power utilization and area occupation due to the usage of buffers. Hence, the design of bufferless architecture entirely eliminates such kind of limitations. However, conventional methodologies will not provide low-power design with enhanced features by means of operational frequency and area. This work introduces an optimization algorithm along with bufferless routing in chip design. Ant lion optimized (ALO) routing topology in bufferless router achieves very less power. Power dissipation of ALO-bufferless technique is evaluated with conventional topologies, such as spin, octagon and cliche. Xilinx ISE design suite 14.5 is used for the purpose of design and validation of the planned work, and it is compared with fault-tolerant deflection routing and hierarchical FTDR in terms of throughput and fault rate. ALO-based bufferless routing achieves operational frequency of 780.153 MHz with 0.413 mW power consumption; while ant lion optimized buffered routing achieves operational frequency of 426.995 MHz and 0.750 mW for speed and power, respectively.
引用
收藏
页码:961 / 976
页数:16
相关论文
共 50 条
  • [1] Ant Lion Optimized Bufferless Routing in the Design of Low Power Application Specific Network on Chip
    N. L. Venkataraman
    R. Kumar
    P. Mohamed Shakeel
    Circuits, Systems, and Signal Processing, 2020, 39 : 961 - 976
  • [2] Application of optimized ant colony algorithm in network routing
    Zhao, Bingchen, 1600, Transport and Telecommunication Institute, Lomonosova street 1, Riga, LV-1019, Latvia (18):
  • [3] DoLaR: Double Layer Routing for Bufferless Mesh Network-on-Chip
    Kunthara, Rose George
    Neethu, K.
    James, Rekha K.
    Sleeba, Simi Zerine
    Jose, John
    PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 400 - 405
  • [4] Power and latency efficient mechanism: a seamless bridge between buffered and bufferless routing in on-chip network
    Jing Lin
    Xiaola Lin
    The Journal of Supercomputing, 2012, 61 : 1048 - 1067
  • [5] A Low Power Detection Routing Method for Bufferless NoC
    Hsu, Chung-Kai
    Tsai, Kun-Lin
    Jheng, Jing-Fu
    Ruan, Shanq-Jang
    Shen, Chung-An
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 364 - 367
  • [6] Power and latency efficient mechanism: a seamless bridge between buffered and bufferless routing in on-chip network
    Lin, Jing
    Lin, Xiaola
    JOURNAL OF SUPERCOMPUTING, 2012, 61 (03): : 1048 - 1067
  • [7] A Thermal-aware Application Specific Routing Algorithm for Network-on-Chip Design
    Qian, Zhiliang
    Tsui, Chi-Ying
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [8] Optimized design of interconnected bus on chip for low power
    Li, Donghai
    Ma, Guangsheng
    Feng, Gang
    COMPUTATIONAL SCIENCE - ICCS 2006, PT 4, PROCEEDINGS, 2006, 3994 : 645 - 652
  • [9] Optimized design of interconnected bus on chip for low power
    Li, Donghai
    Ma, Guangsheng
    Feng, Gang
    FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 298 - +
  • [10] Making-a-stop: A new bufferless routing algorithm for on-chip network
    Lin, Jing
    Lin, Xiaola
    Tang, Liang
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (04) : 515 - 524