Signal Integrity Considerations for the PCB implementation Of Multi-Gigabit SERDES Links

被引:0
|
作者
Bokhari, Syed. A. [1 ]
机构
[1] Fidus Syst Inc, 375 Terry Fox Dr, Ottawa, ON K2K 0J8, Canada
关键词
SERDES; Serial Links; IEEE 10G Base KR; Interlaken; Pre-Emphasis; Equalization;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Serial communication links have become indispensable in data transfer, primarily in chip to chip communications over printed circuit boards and backplanes. Data rates of 10 Gbps are common today and rates as high as 25 Gbps are feasible. Use of advanced signal processing techniques in SERDES (Serializers/Deserializers) such as transmit pre-emphasis and receive equalization have enabled reliable operation of these links on channels that can be severely impaired. Yet, fundamental limitations remain and certain shortcomings in channel characteristics cannot be corrected. Therefore, it is important to pay close attention to the Printed Circuit Board (PCB) layout to ensure robust error free transmission of high speed serial data. This paper presents a description of factors that affect link performance and methods for controlling them at the PCB level.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Jointly Optimize Equalizer and CDR for Multi-Gigabit/s SerDes
    Wu, Song
    Payne, Robert
    ANALOG CIRCUIT DESIGN: HIGH-SPEED CLOCK AND DATA RECOVERY, HIGH-PERFORMANCE AMPLIFIERS, POWER MANAGEMENT, 2009, : 63 - +
  • [2] Signal integrity and dispersion control for ultra-high speed multi-gigabit - 10-40 Gb/s - PCB designs
    DiBene, J. Ted, II
    Quest, Kevin B.
    Knighten, James L.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1-3, PROCEEDINGS, 2006, : 399 - 403
  • [3] Spiral Via Structure in a BGA Package to Mitigate Discontinuities in Multi-Gigabit SERDES System
    Kim, Namhoon
    Ahn, Hongsik
    Wyland, Chris
    Anderson, Ray
    Wu, Paul
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1474 - 1478
  • [4] Augmenting Data Center Networks with Multi-Gigabit Wireless Links
    Halperin, Daniel
    Kandula, Srikanth
    Padhye, Jitendra
    Bahl, Paramvir
    Wetherall, David
    ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2011, 41 (04) : 38 - 49
  • [5] A Multi-Gigabit Parallel Demodulator and Its FPGA Implementation
    Lin, Changxing
    Zhang, Jian
    Shao, Beibei
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (08) : 1412 - 1415
  • [6] Terminal design considerations for multi-gigabit airborne optical networks
    Roth, JM
    Mehta, V
    Khatri, FI
    Freking, W
    Parenti, R
    Keleher, WE
    2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 13 - 14
  • [7] Fixed-Latency, Multi-Gigabit Serial Links With Xilinx FPGAs
    Giordano, Raffaele
    Aloisio, Alberto
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (01) : 194 - 201
  • [8] Optimisation and validation of power delivery networks for multi-gigabit data links
    Martina, F.
    Biereigel, S.
    Baron, S.
    Baszczyk, M.
    Klekotko, A.
    Kulis, S.
    Moreira, P.
    Soos, C.
    JOURNAL OF INSTRUMENTATION, 2025, 20 (02):
  • [9] Jitter testing for multi-gigabit backplane SerDes - Techniques to decompose and combine various types of jitter
    Cai, Y
    Werner, SA
    Zhang, GJ
    Olsen, MJ
    Brink, RD
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 700 - 709
  • [10] Autonomous Identification and Detection for Multi-Gigabit Photonic Assisted Wireless Links
    Isautier, Pierre
    Ralph, Stephen E.
    2015 INTERNATIONAL TOPICAL MEETING ON MICROWAVE PHOTONICS (MWP), 2015,