Modular Switched Multiported SRAM-Based Memories

被引:4
|
作者
Abdelhadi, Ameer M. S. [1 ]
Lemieux, Guy G. F. [1 ]
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, 2332 Main Mall, Vancouver, BC V6T 1Z4, Canada
基金
美国国家科学基金会; 加拿大自然科学与工程研究理事会;
关键词
Design; Algorithms; Performance Embedded memory; programmable memory; block RAM; multiported memory; shared memory; cache memory; register file; parallel memory access; ARCHITECTURE;
D O I
10.1145/2851506
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiported RAMs are essential for high-performance parallel computation systems. VLIW and vector processors, CGRAs, DSPs, CMPs, and other processing systems often rely upon multiported memories for parallel access. Although memories with a large number of read and write ports are important, their high implementation cost means that they are used sparingly. As a result, FPGA vendors only provide dual-ported block RAMs (BRAMs) to handle the majority of usage patterns. Furthermore, recent attempts to create FPGA-based multiported memories suffer from low storage utilization. Whereas most approaches provide simple unidirectional ports with a fixed read or write, others propose true bidirectional ports where each port dynamically switches read and write. True RAM ports are useful for systems with transceivers and provide high RAM flexibility; however, this flexibility incurs high BRAM consumption. In this article, a novel, modular, and BRAM-based switched multiported RAM architecture is proposed. In addition to unidirectional ports with fixed read/write, this switched architecture allows a group of write ports to switch with another group of read ports dynamically, hence altering the number of active ports. The proposed switched-ports architecture is less flexible than a true-multiported RAM where each port is switched individually. Nevertheless, switched memories can dramatically reduce BRAM consumption compared to true ports for systems with alternating port requirements. Previous live-value-table (LVT) and XOR approaches are merged and optimized into a generalized and modular structure that we call an invalidation-based live-value-table (I-LVT). Like a regular LVT, the I-LVT determines the correct bank to read from, but it differs in how updates to the table are made; the LVT approach requires multiple write ports, often leading to an area-intensive register-based implementation, whereas the XOR approach suffers from excessive storage overhead since wider memories are required to accommodate the XOR-ed data. Two specific I-LVT implementations are proposed and evaluated: binary and thermometer coding. The I-LVT approach is especially suitable for deep memories because the table is implemented only in SRAM cells. The I-LVT method gives higher performance while occupying fewer BRAMs than earlier approaches: for several configurations, BRAM usage is reduced by greater than 44% and clock speed is improved by greater than 76%. The I-LVT can be used with fixed ports, true ports, or the proposed switched ports architectures. Formal proofs for the suggested methods, resources consumption analysis, usage guidelines, and analytic comparison to other methods are provided. A fully parameterized Verilog implementation is released as an open source library. The library has been extensively tested using Altera's EDA tools.
引用
收藏
页数:26
相关论文
共 50 条
  • [1] Modular SRAM-based Binary Content-Addressable Memories
    Abdelhadi, Ameer M. S.
    Lemieux, Guy G. F.
    2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 207 - 214
  • [2] Testing SRAM-based content addressable memories
    Zhao, J
    Irrinki, S
    Puri, M
    Lombardi, F
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (10) : 1054 - 1063
  • [3] A Comparison of Fault-Tolerant Memories in SRAM-Based FPGAs
    Rollins, Nathaniel
    Fuller, Megan
    Wirthlin, Michael J.
    2010 IEEE AEROSPACE CONFERENCE PROCEEDINGS, 2010,
  • [4] A Fast Scrubbing Method Based on Triple Modular Redundancy for SRAM-Based FPGAs
    Zhang, Rong-Sheng
    Xiao, Li-Yi
    Cao, Xue-Bing
    Li, Jie
    Li, Jia-Qiang
    Li, Lin-Zhe
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1291 - 1293
  • [5] Decreasing FIT with Diverse Triple Modular Redundancy in SRAM-based FPGAs
    Tambara, Lucas A.
    Kastensmidt, Fernando Lima
    Rech, Paolo
    Frost, Christopher
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 153 - 158
  • [6] On the optimal design of triple modular redundancy logic for SRAM-based FPGAs
    Kastensmidt, FL
    Sterpone, L
    Carro, L
    Reorda, MS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1290 - 1295
  • [7] Dependability modeling and optimization of triple modular redundancy partitioning for SRAM-based FPGAs
    Hoque, Khaza Anuarul
    Mohamed, Otmane Ait
    Savaria, Yvon
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2019, 182 : 107 - 119
  • [8] SRAM-Based PUF Readouts
    Vinagrero, Sergio
    Martin, Honorio
    de Bignicourt, Alice
    Vatajelu, Elena-Ioana
    Di Natale, Giorgio
    SCIENTIFIC DATA, 2023, 10 (01)
  • [9] An SRAM-based FPGA architecture
    Gould, S
    Worth, B
    Clinton, K
    Millham, E
    Keyser, F
    Palmer, R
    Hartman, S
    Zittritsch, T
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 243 - 246
  • [10] SRAM-Based PUF Readouts
    Sergio Vinagrero
    Honorio Martin
    Alice de Bignicourt
    Elena-Ioana Vatajelu
    Giorgio Di Natale
    Scientific Data, 10