New motion estimation algorithm using adaptively quantized low bit resolution image and its VLSI architecture for MPEG2 video encoding

被引:34
|
作者
Lee, S [1 ]
Kim, JM
Chae, SI
机构
[1] Seoul Natl Univ, Sch Elect Engn, Kwanak Ku, Seoul 151742, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Kwanak Ku, Seoul 151742, South Korea
关键词
adaptive quantization block matching; low-resolution search; motion estimation; VLSI;
D O I
10.1109/76.728416
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a new motion estimation algorithm that is suitable for hardware implementation and substantially reduces the hardware cost by using a low bit-resolution image in the block matching. In the low bit-resolution image generation, adaptive quantization is employed to reduce the bit resolution of the pixel values, which is better than simple truncation of the least significant bits in preserving the dynamic range of the pixel values. The proposed algorithm consists of two search steps: in the low-resolution search, a set of candidate motion vectors is determined, and in the full-resolution search, the motion vector is found from these candidate motion vectors. The hardware cost of the proposed algorithm is 1/17 times of the full search algorithm, while its peak signal-to-noise ratio is better than that of the 4:1 alternate subsampling for the search range of +/-32 x +/-32. A VLSI architecture of the proposed algorithm is also described, which can concurrently perform two prediction modes of the MPEG2 video standard with the search range of (-32.0,-32.0)-(+31.5,+31.5). We fabricated a MPEG2 motion estimator with a 0.5-mu m triple-metal CMOS technology, The VLSI chip includes 110 K gates of random logic and 90 K bits of SRAM in a die size of 11.5 mm x 12.5 mm, The full functionality of the fabricated chip was confirmed with an MPEG2 encoder chip.
引用
收藏
页码:734 / 744
页数:11
相关论文
共 42 条
  • [1] New motion estimation using low-resolution quantization for MPEG2 video encoding
    Lee, S
    Kim, JM
    Chae, SI
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 428 - 437
  • [2] A video signal processor core for motion estimation in MPEG2 encoding
    Mombers, F
    Nicoulaz, D
    Gumm, M
    Dogimont, S
    Mlynek, D
    Bellifemine, F
    Garino, P
    Torielli, A
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2805 - 2808
  • [3] An ultra low power motion estimation processor for MPEG2 HDTV resolution video
    Miyama, M
    Tooyama, O
    Takamatsu, N
    Kodake, T
    Nakamura, K
    Kato, A
    Miyakoshi, J
    Imamura, K
    Hashimoto, H
    Komatsu, S
    Yagi, M
    Morimoto, M
    Taki, K
    Yoshimoto, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04) : 561 - 569
  • [4] Multi-resolution block matching algorithm and its VLSI architecture for fast motion estimation in an MPEG-2 video encoder
    Song, BC
    Chun, KW
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (09) : 1119 - 1137
  • [5] New motion estimation algorithm using low bit-resolution edge image
    Qiu, XH
    Zhang, WJ
    Chen, HY
    Zhou, R
    [J]. 2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III, 2000, : 1041 - 1044
  • [6] A fast motion estimation algorithm for MPEG2 video using ripple-shaped search
    Nakajima, Y
    Yoneyama, A
    Sugano, M
    Yanagihara, H
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 207 - 210
  • [7] New fast binary pyramid motion estimation for MPEG2 and HDTV encoding
    Song, XD
    Chiang, TH
    Lee, X
    Zhang, YQ
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2000, 10 (07) : 1015 - 1028
  • [8] A fast motion estimation algorithm for MPEG-2 video encoding
    Zhou, MH
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING '99, PARTS 1-2, 1998, 3653 : 1487 - 1495
  • [9] Low-power VLSI architecture for a new block-matching motion estimation algorithm using dual-bit-resolution images
    Zhang, WJ
    Zhou, RD
    Ishitani, T
    Kasai, R
    Kondo, T
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (03) : 399 - 409
  • [10] A New Low Complexity Bit-truncation Based Motion Estimation and Its Efficient VLSI Architecture
    Vittapu, Sravan K.
    Kundu, Souvik
    Chatterjee, Sumit K.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (08) : 5539 - 5548