Reconfigurable Signal Processor Designs for Advanced Digital Array Radar Systems

被引:1
|
作者
Suarez, Hernan [1 ]
Zhang, Yan [1 ]
Yu, Xining [1 ]
机构
[1] Univ Oklahoma, Adv Radar Res Ctr, Sch Elect & Comp Engn, IART, Norman, OK 73019 USA
来源
RADAR SENSOR TECHNOLOGY XXI | 2017年 / 10188卷
关键词
Digital Array Radar (DAR); FPGA; Backplane; Beamforming; COVARIANCE-MATRIX; ERRORS;
D O I
10.1117/12.2262317
中图分类号
TB8 [摄影技术];
学科分类号
0804 ;
摘要
The new challenges originated from Digital Array Radar (DAR) demands a new generation of reconfigurable backend processor in the system. The new FPGA devices can support much higher speed, more bandwidth and processing capabilities for the need of digital Line Replaceable Unit (LRU). This study focuses on using the latest Altera and Xilinx devices in an adaptive beamforming processor. The field reprogrammable RF devices from Analog Devices are used as analog front end transceivers. Different from other existing Software-Defined Radio transceivers on the market, this processor is designed for distributed adaptive beamforming in a networked environment. The following aspects of the novel radar processor will be presented: (1) A new system-on-chip architecture based on Altera's devices and adaptive processing module, especially for the adaptive beamforming and pulse compression, will be introduced, (2) Successful implementation of generation 2 serial RapidIO data links on FPGA, which supports VITA-49 radio packet format for large distributed DAR processing. (3) Demonstration of the feasibility and capabilities of the processor in a Micro-TCA based, SRIO switching backplane to support multichannel beamforming in real-time. (4) Application of this processor in ongoing radar system development projects, including OU's dual-polarized digital array radar, the planned new cylindrical array radars, and future airborne radars.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] A reconfigurable digital signal processor
    Tan, BK
    Ogawa, T
    Yoshimura, R
    Taniguchi, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (09): : 1424 - 1430
  • [2] Processor Designs for Digital Signal Processing.
    Kolb, Hans Joachim
    [J]. Elektronik Munchen, 1982, 31 (21): : 107 - 114
  • [3] A new generalized reconfigurable architecture for digital signal processor
    Basu, Joyanta
    Sahidullah, Md.
    Sinha, Amitabha
    [J]. ADCOM 2007: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, 2007, : 333 - 338
  • [4] A Heterogeneous Digital Signal Processor for Dynamically Reconfigurable Computing
    Rossi, Davide
    Campi, Fabio
    Spolzino, Simone
    Pucillo, Stefano
    Guerrieri, Roberto
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1615 - 1626
  • [5] The MeerKAT array and its digital signal processor
    Manley, Jason
    Kapp, Francois
    [J]. 2012 INTERNATIONAL CONFERENCE ON ELECTROMAGNETICS IN ADVANCED APPLICATIONS (ICEAA), 2012, : 462 - 465
  • [6] PROGRAMMABLE DIGITAL SIGNAL PROCESSOR EVALUATED FOR RADAR APPLICATIONS
    KELLY, RR
    CHARTON, S
    [J]. MICROWAVE JOURNAL, 1979, 22 (02) : 62 - 66
  • [7] A Heterogeneous Digital Signal Processor Implementation for Dynamically Reconfigurable Computing
    Rossi, D.
    Campi, F.
    Deledda, A.
    Spolzino, S.
    Pucillo, S.
    [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 641 - +
  • [8] FFT BASED VLSI DIGITAL ARRAY SIGNAL PROCESSOR
    ROBERTS, P
    MAGOTRA, N
    [J]. IEEE INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING ///, 1989, : 285 - 288
  • [9] Digital Signal Processing on Fast Array Processor.
    Duenki, M.
    [J]. Mitteilungen AGEN, 1983, (37): : 35 - 49
  • [10] Reconfigurable Digital/Analog processor array for the simulation of gene regulatory networks
    Huang, Ta-Chien D.
    Zukowski, Charles A.
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 552 - +