TCAM enabled on-chip logic minimization

被引:0
|
作者
Ahmad, S [1 ]
Mahapatra, R [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
关键词
TCAM; logic minimization; on-chip;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an efficient hardware architecture of an on-chip logic minimization coprocessor. The proposed architecture employs TCAM cells to provide fastest and memory efficient implementation suitable for emerging on-chip minimization applications. The paper presents a detailed design of the on-chip minimizer and shows that it requires very little hardware resources to achieve acceptable quality of minimization. An incremental insertion and bulk deletion is achieved in 0.25 mu s and 3.8 ms respectively and a compaction of 100000 entries in 25 ms using just 300 TCAM entries.
引用
收藏
页码:678 / 683
页数:6
相关论文
共 50 条
  • [1] On-chip logic minimization
    Lysecky, R
    Vahid, F
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 334 - 337
  • [2] An efficient approach to on-chip logic minimization
    Ahmad, Seraj
    Mahapatra, Rabi N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (09) : 1040 - 1050
  • [3] m-Trie: An efficient approach to on-chip logic minimization
    Ahmad, S
    Mahapatra, R
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 428 - 435
  • [4] On-chip logic analysis
    Davis, S
    Nuth, R
    ELECTRONIC PRODUCTS MAGAZINE, 2000, : 11 - 12
  • [5] A codesigned on-chip logic minimizer
    Lysecky, R
    Vahid, F
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 109 - 113
  • [6] Exploiting On-Chip Data Behavior for Delay Minimization
    Satyanarayana, Nallamothu
    Mutyam, Madhu
    Babu, A. Vinaya
    PROCEEDINGS OF SLIP '07: 2007 INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION, 2007, : 103 - +
  • [7] Novel layout technique for on-chip inductance minimization
    Dao, V. T. S.
    Etoh, T. G.
    Tanaka, M.
    Akino, T.
    MICROELECTRONICS INTERNATIONAL, 2009, 26 (03) : 3 - 8
  • [8] On-chip readout circuit for nanomagnetic logic
    Liu, Baojun
    Cai, Li
    Zhu, Jing
    Kang, Qiang
    Zhang, Mingliang
    Chen, Xiangye
    IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (01) : 65 - 72
  • [9] Automatic on-chip memory minimization for data reuse
    Liu, Qiang
    Constantinides, George A.
    Masselos, Konstantinos
    Cheung, Peter Y. K.
    FCCM 2007: 15TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2007, : 251 - +
  • [10] On-Chip Clocking for Nanomagnet Logic Devices
    Alam, Mohmmad Tanvir
    Siddiq, Mohammad Jafar
    Bernstein, Gary H.
    Niemier, Michael
    Porod, Wolfgang
    Hu, Xiaobo Sharon
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (03) : 348 - 351