Reconfigurable hardware implementations for lifting-based DWT image processing algorithms

被引:1
|
作者
Khanfir, Sami [1 ]
Jemni, Mohamed [1 ]
机构
[1] Ecole Super Sci & Tech Tunis, Res Unit Technol Informat & Commun, Tunis, Tunisia
关键词
D O I
10.1109/ICESS.2008.78
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel fast scheme for Discrete Wavelet Transform (DWT) was lately introduced under the name of lifting scheme [4, 10]. This new scheme presents many advantages over the convolution-based approach [10, 11]. For instance it is very suitable for parallelization. In this paper we present two new FPGA-based parallel implementations of the DWT lifting-based scheme. The first implementation uses pipelining, parallel processing and data reuse to increase the speed up of the algorithm. In the second architecture a controller is introduced to deploy dynamically a suitable number of clones accordingly to the available hardware resources on a targeted environment. These two architectures are able of processing large size incoming images or multi framed images in real-time. The simulations driven on a Xilinx Virtex-5 FPGA environment has proven the practical efficiency of our contribution. In fact, the first architecture has given an operating frequency of 289 MHz, and the second architecture demonstrated the controller's capabilities of determining the true available resources needed for a successful deployment of independent clones, over a targeted FPGA environment and processing the task in parallel.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [1] On a novel dynamic parallel hardware architecture for lifting-based DWT
    Khanfir, Sami
    Jemni, Mohamed
    [J]. EURO-PAR 2008 PARALLEL PROCESSING, PROCEEDINGS, 2008, 5168 : 846 - 855
  • [2] The lifting-based DWT filter hardware design for JPEG2000
    Yoon, KiTae
    Bae, SeungSoo
    Choi, ShinHyuk
    Choi, JunRim
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 160 - 163
  • [3] Area-power efficient lifting-based DWT hardware for implantable neuroprosthetics
    Kamboh, Awais M.
    Raetz, Matthew
    Mason, Andrew
    Oweiss, Karim
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2371 - 2374
  • [4] AN EFFICIENT ARCHITECTURE FOR HARDWARE IMPLEMENTATIONS OF IMAGE PROCESSING ALGORITHMS
    Khalvati, Farzad
    Tizhoosh, Hamid R.
    [J]. 2009 IEEE SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE FOR IMAGE PROCESSING, 2009, : 20 - 26
  • [5] A new VLSI architecture of lifting-based DWT
    Seo, Young-Ho
    Kim, Dong-Wook
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES AND APPLICATIONS, 2006, 3985 : 146 - 151
  • [6] Memory efficient VLSI Architecture for Lifting-based DWT
    Darji, A. D.
    Limaye, Ankur
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 189 - 192
  • [7] Evolutionary design of multiplierless lifting-based 2D DWT filters for low-resolution image processing
    Chen, Ching-Yi
    Hsia, Chin-Hsien
    Yang, Chun-Yuan
    [J]. MULTIMEDIA TOOLS AND APPLICATIONS, 2016, 75 (16) : 9949 - 9972
  • [8] Image compression with learned lifting-based DWT and learned tree-based entropy models
    Sahin, Ugur Berk
    Kamisli, Fatih
    [J]. MULTIMEDIA SYSTEMS, 2023, 29 (06) : 3369 - 3384
  • [9] Image compression with learned lifting-based DWT and learned tree-based entropy models
    Ugur Berk Sahin
    Fatih Kamisli
    [J]. Multimedia Systems, 2023, 29 : 3369 - 3384
  • [10] Evolutionary design of multiplierless lifting-based 2D DWT filters for low-resolution image processing
    Ching-Yi Chen
    Chin-Hsien Hsia
    Chun-Yuan Yang
    [J]. Multimedia Tools and Applications, 2016, 75 : 9949 - 9972