A 65 nm 0.165 fJ/Bit/Search 256 x 144 TCAM Macro Design for IPv6 Lookup Tables

被引:79
|
作者
Huang, Po-Tsang [1 ,2 ]
Hwang, Wei [1 ,2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
Butterfly match-line; hierarchy search-line; memory; power gating; TCAM; XOR conditional keeper; CONDITIONAL KEEPER; CIRCUIT; ALGORITHM; SCHEME;
D O I
10.1109/JSSC.2010.2082270
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ternary content addressable memory (TCAM) is extensively adopted in network systems. As routing tables become larger, energy consumption and leakage current become increasingly important issues in the design of TCAM in nano-scale technologies. This work presents a novel 65 nm energy-efficient TCAM macro design for IPv6 applications. The proposed TCAM employs the concept of architecture and circuit co-design. To achieve an energy-efficient TCAM architecture, a butterfly match-line scheme and a hierarchy search-line scheme are developed to reduce significantly both the search time and power consumption. The match-lines are also implemented using noise-tolerant XOR-based conditional keepers to reduce not only the search time but also the power consumption. To reduce the increasing leakage power in advanced technologies, the proposed TCAM design utilizes two power gating techniques, namely super cut-off power gating and multi-mode data-retention power gating. An energy-efficient 256 x 144 TCAM macro is implemented using UMC 65 nm CMOS technology, and the experimental results demonstrate a leakage power reduction of 19.3% and an energy metric of the TCAM macro of 0.165 fJ/bit/search.
引用
收藏
页码:507 / 519
页数:13
相关论文
共 2 条
  • [1] 0.339fJ/bit/search Energy-Efficient TCAM Macro Design in 40nm LP CMOS
    Huang, Po-Tsang
    Lai, Shu-Lin
    Chuang, Ching-Te
    Hwang, Wei
    Huang, Jason
    Hu, Angelo
    Kan, Paul
    Jia, Michael
    Lv, Kimi
    Zhang, Bright
    [J]. 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 129 - 132
  • [2] A dual-supply 4GHz 13fJ/bit/search 64x128b CAM in 65nm CMOS
    Agarwal, Amit
    Hsu, Steven K.
    Kaul, Himanshu
    Anders, Mark A.
    Krishnamurthy, Ram K.
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 303 - +