Continuous-time cascaded ΔΣ modulators for VDSL:: A comparative study

被引:0
|
作者
Tortosa, R [1 ]
de la Rosa, JM [1 ]
Rodríguez-Vázquez, A [1 ]
Fernández, FV [1 ]
机构
[1] CSIC, CNM, IMSE, Inst Microelect Sevilla,Edificio CICA, Seville 41012, Spain
来源
关键词
analog-to-digital converters; sigma-delta modulators; continuous-time circuits; DYNAMIC-RANGE; BANDWIDTH; RESOLUTION;
D O I
10.1117/12.607923
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes new cascaded continuous-time Sigma Delta modulators intended to cope with very high-rate digital subscriber line specifications, i.e 12-bit resolution within a 20-MHz signal bandwidth. These modulators have been synthesized using a new methodology that is based on the direct synthesis of the whole cascaded architecture in the continuous-time domain instead of using a discrete-to-continuous time transformation as has been done in previous approaches. This method allows to place the zeroes/poles of the loop-filter transfer function in an optimal way and to reduce the number of analog components, namely: transconductors and/or amplifiers, resistors, capacitors and digital-to-analog converters. This leads to more efficient topologies in terms of circuitry complexity, power consumption and robustness with respect to circuit non-idealities. A comparison study of the synthesized architectures is done considering their sensitivity to most critical circuit error mechanisms. Time-domain behavioral simulations are shown to validate the presented approach.
引用
收藏
页码:59 / 70
页数:12
相关论文
共 50 条
  • [1] Successful design of cascaded continuous-time ΣΔ modulators
    Ortmanns, M
    Gerfers, F
    Samid, L
    Manoli, Y
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 321 - 324
  • [2] Systematic approach to the synthesis of continuous-time cascaded σ-δ modulators
    Keller, Matthias
    Buhmann, Alexander
    Ortmanns, Maurits
    Manoli, Yiannos
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1094 - 1097
  • [3] Interstage network to control overload in cascaded continuous-time ΣΔ modulators
    Sanchez-Renedo, M.
    Paton, S.
    ELECTRONICS LETTERS, 2007, 43 (12) : 664 - 665
  • [4] Design of cascaded continuous-time sigma-delta modulators
    Paton, Susana
    Sanchez-Renedo, Manuel
    Hernandez, Luis
    Prefasi, Enrique
    Wiesbauer, Andreas
    Di Giandomenico, Antonio
    Segundo, David San
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 50 - +
  • [5] On the synthesis and optimization of cascaded continuous-time Sigma-Delta modulators
    Keller, M.
    Buhmann, A.
    Kuderer, M.
    Manoli, Y.
    ADVANCES IN RADIO SCIENCE, 2006, 4 : 293 - 297
  • [6] Systematic approach to the synthesis of continuous-time cascaded sigma–delta modulators
    Matthias Keller
    Alexander Buhmann
    Maurits Ortmanns
    Yiannos Manoli
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 155 - 164
  • [7] A direct synthesis method of cascaded continuous-time sigma-delta modulators
    Tortosa, R
    de la Rosa, JM
    Rodríguez-Vázquez, A
    Fernández, FV
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5585 - 5588
  • [8] LMS-Based Noise Leakage Calibration of Cascaded Continuous-Time ΔΣ Modulators
    Shu, Yun-Shiang
    Kamiishi, Junpei
    Tomioka, Koji
    Hamashita, Koichi
    Song, Bang-Sup
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (02) : 368 - 379
  • [9] A new high-level synthesis methodology of cascaded continuous-time ΣΔ modulators
    Tortosa, Ramon
    de la Rosa, Jose M.
    Fernandez, Francisco V.
    Rodriguez-Vazquez, Angel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (08) : 739 - 743
  • [10] Systematic approach to the synthesis of continuous-time cascaded sigma-delta modulators
    Keller, Matthias
    Buhmann, Alexander
    Ortmanns, Maurits
    Manoli, Yiannos
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 155 - 164