Bandwidth Extension of Analog Multiplier using Dynamic Threshold MOS Transistor

被引:0
|
作者
Chaudhry, Amita [1 ]
Niranjan, Vandana [1 ]
Kumar, Ashwni [1 ]
机构
[1] Indira Gandhi Delhi Tech Univ Women, Dept Elect & Commun Engn, Delhi, India
关键词
Dynamic threshold MOS transistor; Combiner; Subtractor; low voltage; analog multiplier;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents an attractive approach for bandwidth extension of a four quadrant CMOS analog multiplier. The proposed approach is based on using dynamic threshold MOS transistor (DTMOS) which is an effective technique that achieves supply voltage reduction with a simultaneous increase in the overall transconductance of the MOS transistor. The proposed multiplier can operate at very high frequencies at low supply voltage of 0.6V without any distortion. The proposed approach increases the bandwidth of multiplier by 4.6GHz at unity gain. This multiplier is simulated at 180nm technology and has high gain in comparison to previous reported circuit. The proposed approach optimizes multiplier bandwidth and thus more suitable for high frequency and low voltage applications.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Low voltage four-quadrant analog multiplier using dynamic threshold MOS transistors
    Niranjan, Vandana
    Gupta, Maneesha
    [J]. MICROELECTRONICS INTERNATIONAL, 2009, 26 (01) : 47 - 52
  • [2] Bandwidth Extension of Voltage Follower using DTMOS transistor
    Garg, Shelly
    Chaudhary, Geetika
    Niranjan, Vandana
    Kumar, Ashwani
    [J]. 2014 INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2014, : 336 - 340
  • [3] A 4-TRANSISTOR 4-QUADRANT ANALOG MULTIPLIER USING MOS-TRANSISTORS OPERATING IN THE SATURATION REGION
    WANG, ZH
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1993, 42 (01) : 75 - 77
  • [4] MOS MULTIPLIER DIVIDER CELL FOR ANALOG VLSI
    KHACHAB, NI
    ISMAIL, M
    [J]. ELECTRONICS LETTERS, 1989, 25 (23) : 1550 - 1552
  • [5] A 4-QUADRANT MOS ANALOG MULTIPLIER
    SOO, D
    MEYER, RG
    [J]. ISSCC DIGEST OF TECHNICAL PAPERS, 1982, 25 : 36 - &
  • [6] Analog Squarers Using Only Seven MOS Transistors and a Four Quadrant Analog Multiplier Application
    Yucel, Firat
    Yuce, Erkan
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)
  • [7] Highly accurate memristor modelling using MOS transistor for analog applications
    Soni, K.
    Sahoo, Satyajeet
    [J]. MULTIMEDIA TOOLS AND APPLICATIONS, 2024, 83 (25) : 66943 - 66958
  • [9] High Bandwidth Four-Quadrant Analog Multiplier
    Nikseresht, Sasan
    Azhari, Seyed Javad
    Danesh, Mohammadhadi
    [J]. 2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 210 - 215
  • [10] MOS transistor reliability under analog operation
    Thewes, R
    Brederlow, R
    Schlünder, C
    Wieczorek, P
    Ankele, B
    Hesener, A
    Holz, J
    Kessel, S
    Weber, W
    [J]. MICROELECTRONICS RELIABILITY, 2000, 40 (8-10) : 1545 - 1554