Efficient Data Streaming with On-chip Accelerators: Opportunities and Challenges

被引:0
|
作者
Hou, Rui
Zhang, Lixin
Huang, Michael C.
Wang, Kun
Franke, Hubertus
Ge, Yi
Chang, Xiaotao
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The transistor density of microprocessors continues to increase as technology scales. Microprocessors designers have taken advantage of the increased transistors by integrating a significant number of cores onto a single die. However, a large number of cores are met with diminishing returns due to software and hardware scalability issues and hence designers have started integrating on-chip special-purpose logic units (i.e., accelerators) that were previously available as PCI-attached units. It is anticipated that more accelerators will be integrated on-chip due to the increasing abundance of transistors and the fact that not all logic can be powered at all times due to power budget limits. Thus, on-chip accelerator architectures deserve more attention from the research community. There is a wide spectrum of research opportunities for design and optimization of accelerators. This paper attempts to bring out some insights by studying the data access streams of on-chip accelerators that hopefully foster some future research in this area. Specifically, this paper uses a few simple case studies to show some of the common characteristics of the data streams introduced by on-chip accelerators, discusses challenges and opportunities in exploiting these characteristics to optimize the power and performance of accelerators, and then analyzes the effectiveness of some simple optimizing extensions proposed.
引用
收藏
页码:312 / 320
页数:9
相关论文
共 50 条
  • [1] On-chip mechanical computing: status, challenges, and opportunities
    Wang, Luming
    Zhang, Pengcheng
    Liu, Zuheng
    Wang, Zenghui
    Yang, Rui
    [J]. CHIP, 2023, 2 (01):
  • [2] Integrating Magnetics for on-Chip Power: Challenges and Opportunities
    Sullivan, Charles R.
    [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 291 - 298
  • [3] Streaming Data Integration: Challenges and Opportunities
    Tatbul, Nesime
    [J]. 2010 IEEE 26TH INTERNATIONAL CONFERENCE ON DATA ENGINEERING WORKSHOPS (ICDE 2010), 2010, : 155 - 158
  • [4] On-Chip Hardware Accelerators for Data Processing and Combinatorial Search
    Sklyarov, Valery
    Skliarova, Iouliia
    [J]. 2015 9TH INTERNATIONAL CONFERENCE ON APPLICATION OF INFORMATION AND COMMUNICATION TECHNOLOGIES (AICT), 2015, : 52 - 56
  • [5] On-chip modeling of tumor evolution: Advances, challenges and opportunities
    Li, Chengpan
    Holman, Joseph Benjamin
    Shi, Zhengdi
    Qiu, Bensheng
    Ding, Weiping
    [J]. MATERIALS TODAY BIO, 2023, 21
  • [6] TelaMalloc: Efficient On-Chip Memory Allocation for Production Machine Learning Accelerators
    Maas, Martin
    Beaugnon, Ulysse
    Chauhan, Arun
    Ilbeyi, Berkin
    [J]. PROCEEDINGS OF THE 28TH ACM INTERNATIONAL CONFERENCE ON ARCHITECTURAL SUPPORT FOR PROGRAMMING LANGUAGES AND OPERATING SYSTEMS, VOL 1, ASPLOS 2023, 2023, : 123 - 137
  • [7] Architecture Customization of On-Chip Reconfigurable Accelerators
    Yoon, Jonghee W.
    Lee, Jongeun
    Park, Sanghyun
    Kim, Yongjoo
    Lee, Jinyong
    Paek, Yunheung
    Cho, Doosan
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (04)
  • [8] Designing On-Chip Networks for Throughput Accelerators
    Bakhoda, Ali
    Kim, John
    Aamodt, Tor M.
    [J]. ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2013, 10 (03)
  • [9] Challenges for on-chip interconnects
    Cadien, KC
    Reshotko, MR
    Block, BA
    Bowen, AM
    Kencke, DL
    Davids, P
    [J]. Optoelectronic Integration on Silicon II, 2005, 5730 : 133 - 143
  • [10] On-Chip Network Design Considerations for Compute Accelerators
    Bakhoda, Ali
    Kim, John
    Aamodt, Tor M.
    [J]. PACT 2010: PROCEEDINGS OF THE NINETEENTH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2010, : 535 - 536