The Parasitic Capacitance Effect Calibration Scheme of The Split Structure SAR ADC

被引:1
|
作者
Huang, Yujia [1 ]
Meng, Qiao [1 ]
Li, Fei [1 ]
Zhang, Jianwei [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Peoples R China
基金
中国国家自然科学基金;
关键词
SAR ADC; calibration; parasitic capacitance; COMPARATOR; DAC;
D O I
10.1109/ICICM54364.2021.9660362
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a parasitic capacitance calibration scheme of split structure SAR ADC based on redundant bridged capacitor is proposed. A digitally controlled compensation capacitor array is used for parasitic capacitor calibration. By the comparison of the MSB-side last-bit capacitor and all the capacitors in LSB-side, the calibration capacitor array is employed to compensate the weight error caused by the parasitic capacitor. Compared with other similar calibration techniques, this calibration scheme is suitable for top-plate sampling architecture. The prototype is implemented in 40nm CMOS technology, the core area is 350um*250um. After calibration, an SNDR of 68.85dB and an SFDR of 83.11dB are achieved with the with the Nyquist rate input at a sampling rate of 160MS/s, consuming the core power of 2.1mW at 1.1V supply voltage.
引用
收藏
页码:166 / 170
页数:5
相关论文
共 50 条
  • [1] Calibration for Split Capacitor DAC in SAR ADC
    Li, Zhe
    Lu, Yuxiao
    Mo, Tingting
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [2] A self-calibration method for capacitance mismatch in SAR ADC with split-capacitor DAC
    Dai, Peng
    Zhao, Yiqiang
    Sheng, Yun
    Zhang, Yun
    MICROELECTRONICS JOURNAL, 2015, 46 (06) : 431 - 438
  • [3] Reduction of Parasitic Capacitance Impact in Low-Power SAR ADC
    Zhang, Chenglong
    Wang, Haibo
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2012, 61 (03) : 587 - 594
  • [4] Energy efficient switching scheme based on MSB-split structure for SAR ADC
    Han, Shanshan
    Zhang, Lizhen
    Wu, Jianhui
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 135 - 139
  • [5] Energy efficient switching scheme based on MSB-split structure for SAR ADC
    Shanshan Han
    Lizhen Zhang
    Jianhui Wu
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 135 - 139
  • [6] A 99.77% energy-reduced asymmetric capacitance switching scheme for SAR ADC with split-capacitor method
    Jian Liu
    Shubin Liu
    Ruixue Ding
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 197 - 206
  • [7] A 99.77% energy-reduced asymmetric capacitance switching scheme for SAR ADC with split-capacitor method
    Liu, Jian
    Liu, Shubin
    Ding, Ruixue
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 197 - 206
  • [8] Study of Split Capacitor DAC Mismatch and Calibration in SAR-ADC
    Zhang, Yun
    Zhao, Yiqiang
    Dai, Peng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (01)
  • [9] Digital Calibration Algorithm of Conversion Error Influenced by Parasitic Capacitance in C-C SAR-ADC Based on γ-Estimation
    Sekine, Satoshi
    Matsuura, Tatsuji
    Kishida, Ryo
    Hyogo, Akira
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2021, E104A (02) : 516 - 524
  • [10] An Error Codes Detection Based Background Calibration for Split SAR ADC
    Huang, Rulin
    Shao, Leilai
    Wang, Wuguang
    Sun, Guoquan
    Zhu, Xiaolei
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 150 - 153