A Low Area Overhead NBTI/PBTI Sensor for SRAM Memories

被引:14
|
作者
Karimi, Maryam [1 ]
Rohbani, Nezam [1 ]
Miremadi, Seyed-Ghassem [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran 1136511155, Iran
关键词
Bias temperature instability (BTI); reliability; SRAM; static noise margin (SNM) degradation; NBTI DEGRADATION; IMPACT; TRANSISTOR;
D O I
10.1109/TVLSI.2017.2734839
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Bias temperature instability (BTI) is known as one serious reliability concern in nanoscale technologies. BTI gradually increases the absolute value of threshold voltage (Vth) of MOS transistors. The main consequence of Vth shift of the SRAM cell transistors is the static noise margin (SNM) degradation. The SNM degradation of SRAM cells results in bit-flip occurrences due to transient faults and should be monitored accurately. This paper proposes a sensor called write current-based BTI sensor (WCBS) to assess the BTI-aging state of SRAM cells. The WCBS measures BTI-induced SNM degradation of SRAM cells by monitoring the maximum write current shifts due to BTI. The observations show that the maximum current consumption during write operation is an effective identifier to measure Vth and SNM shifts. The granularity of BTI assessment of one cell up to a row of memory can be achieved by writing special bit patterns on the memory block during the test. We evaluated the sensor through SPICE-level simulations in 32-nm technology size. The precision of WCBS is about +/- 1.25 mV (+/- 3.2% error). One sensor is enough for the entire SRAM memory block with negligible area/power overhead; less than 1%. The effects of process variation and temperature changes on WCBS are investigated in detail.
引用
收藏
页码:3138 / 3151
页数:14
相关论文
共 50 条
  • [1] SRAM-Based NBTI/PBTI Sensor System Design
    Qi, Zhenyu
    Wang, Jiajing
    Cabe, Adam
    Wooters, Stuart
    Blalock, Travis
    Calhoun, Benton
    Stan, Mircea
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 849 - 852
  • [2] Impact of NBTI/PBTI on SRAM Stability Degradation
    Cheng, Binjie
    Brown, Andrew R.
    Asenov, Asen
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (06) : 740 - 742
  • [3] Impacts of NBTI/PBTI on power gated SRAM
    黄平
    邢座程
    Journal of Central South University, 2013, 20 (05) : 1298 - 1306
  • [4] Impacts of NBTI/PBTI on power gated SRAM
    Ping Huang
    Zuo-cheng Xing
    Journal of Central South University, 2013, 20 : 1298 - 1306
  • [5] Impacts of NBTI/PBTI on power gated SRAM
    Huang Ping
    Xing Zuo-cheng
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2013, 20 (05) : 1298 - 1306
  • [6] A Reactive and On-Chip Sensor Circuit for NBTI and PBTI Resilient SRAM Design
    Yadav, Nandakishor
    Kim, Youngbae
    Alashi, Mahmoud
    Choi, Kyuwon Ken
    ELECTRONICS, 2020, 9 (02)
  • [7] Statistical aspects of NBTI/PBTI and impact on SRAM yield
    Asenov, Asen
    Brown, Andrew R.
    Cheng, Binjie
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1480 - 1485
  • [8] Impact Analysis of NBTI/PBTI on SRAM VMIN and Design Techniques for Improved SRAM VMIN
    Kim, Tony Tae-Hyoung
    Kong, Zhi Hui
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 87 - 97
  • [9] Impact of NBTI/HCI/PBTI ON 6T SRAM reliability
    Pandey, Vartika
    Pattanaik, Manisha
    Tiwari, R. K.
    PROCEEDINGS OF THE 2020 FOURTH WORLD CONFERENCE ON SMART TRENDS IN SYSTEMS, SECURITY AND SUSTAINABILITY (WORLDS4 2020), 2020, : 559 - 562
  • [10] A 32nm SRAM Reliability Macro for Recovery Free Evaluation of NBTI and PBTI
    Jain, Pulkit
    Paul, Ayan
    Wang, Xiaofei
    Kim, Chris H.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,