Power Aware Cache Miss Reduction by Energy Efficient Victim Retention

被引:0
|
作者
Chakraborty, Shounak [1 ]
Das, Shirshendu [1 ]
Kapoor, Hemangee K. [1 ]
机构
[1] IIT Guwahati, Dept Comp Sci & Engn, Gauhati 781039, Assam, India
关键词
Cache memory; CMP-VR; cache miss; leakage power; EDP; way-shutdown;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Most of the chip-multiprocessors share a large sized last level cache(LLC) which is divided into multiple banks in NUCA based architectures. Recent study on LLC power consumption indicates that, LLC consumes principal amount of chip power. The LLC power consumption can be divided into two major parts: dynamic power and static power. Techniques have been proposed to reduce static power by powering off some less utilized cache portions. But, powering off some cache portion can degrade the system performance. In this paper, we reduce the cache power consumption by shutting down some cache ways of less utilized cache sets and then apply victim retention(VR) technique in the remaining portion to reduce cache misses. Experimental analysis shows 35% reduction in static power and 11.31% reduction in EDP, on an average for a 2MB LLC with negligible change in performance.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Filter Data Cache: An Energy-Efficient Small L0 Data Cache Architecture Driven by Miss Cost Reduction
    Lee, Jongmin
    Kim, Soontae
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (07) : 1927 - 1939
  • [2] TEEMO: Temperature Aware Energy Efficient Multi-Retention STT-RAM Cache Architecture
    Agarwal, Sukarn
    Chakraborty, Shounak
    Sjalander, Magnus
    [J]. PROCEEDINGS 2024 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM, IPDPS 2024, 2024, : 852 - 864
  • [3] Compiler Optimization to Reduce Cache Power with Victim Cache
    Lee, Cheng-Yu
    Chang, Jen-Chieh
    Chang, Rong-Guey
    [J]. 2012 9TH INTERNATIONAL CONFERENCE ON UBIQUITOUS INTELLIGENCE & COMPUTING AND 9TH INTERNATIONAL CONFERENCE ON AUTONOMIC & TRUSTED COMPUTING (UIC/ATC), 2012, : 841 - 844
  • [4] Cache miss-aware Dynamic Stack Allocation
    Sung-Joon, Jang
    Chung, Moo-Kyoung
    Kim, Jaemoon
    Kyung, Chong-Min
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3494 - +
  • [5] SkipCache: Miss-rate Aware Cache Management
    Raghavendra, K.
    Warrier, Tripti S.
    Mutyam, Madhu
    [J]. PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'12), 2012, : 481 - 481
  • [6] PAM: an efficient power-aware multilevel cache policy to reduce energy consumption of storage systems
    Meng, Xiaodong
    Wu, Chentao
    Guo, Minyi
    Zheng, Long
    Zhang, Jingyu
    [J]. FRONTIERS OF COMPUTER SCIENCE, 2019, 13 (04) : 850 - 863
  • [7] PAM: an efficient power-aware multilevel cache policy to reduce energy consumption of storage systems
    Xiaodong Meng
    Chentao Wu
    Minyi Guo
    Long Zheng
    Jingyu Zhang
    [J]. Frontiers of Computer Science, 2019, 13 : 850 - 863
  • [8] Efficient victim mechanism on sector cache organization
    Lai, CR
    Lu, SL
    [J]. ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 16 - 29
  • [9] Miss-rate reduction in texture cache by adaptive cache indexing
    Kim, CH
    Im, YH
    Kim, LS
    [J]. ELECTRONICS LETTERS, 2004, 40 (10) : 597 - 598
  • [10] Miss reduction in embedded processors through dynamic, power-friendly cache design
    Bournoutian, Garo
    Orailoglu, Alex
    [J]. 2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 304 - 309