A Benchmark Suite of RT-level Hardware Trojans for Pipelined Microprocessor Cores

被引:1
|
作者
Damljanovic, Aleksa [1 ]
Ruospo, Annachiara [1 ]
Sanchez, Ernesto [1 ]
Squillero, Giovanni [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
Hardware Security; Benchmark; Hardware Trojans; RTL; Microprocessor Cores;
D O I
10.1109/DDECS52668.2021.9417061
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recent trends in integrated circuits industry include decentralization of the production flow by involving different integration teams, third-party IP vendors and other untrusted entities. As a result, this is opening up a door to new types of attacks that may lead to devastating consequences, such as denial of service or data leakage. Therefore, the problem of ensuring hardware security has gained much attention in the last years, especially early in the design cycle, when an attacker may insert malicious circuitry at register transfer (RT) or gate level. Due to the increased complexity of modern devices, the research community is spending a lot of effort in developing more sophisticated detection methodologies and smarter attacks. However, the main problem is that they are validated on the existing benchmarks that do not reflect the real complexity. Trying to fill this gap, this paper proposes a set of RT-Level Hardware Trojan benchmarks injected in a RISC-based pipelined microprocessor core. To prove the viability, the impacts on area, power and frequency are presented and discussed. For any proposed Hardware Trojan, the functional description, the implementation details and the effects once activated are provided.
引用
收藏
页码:51 / 56
页数:6
相关论文
共 4 条
  • [1] A Benchmark Suite of Hardware Trojans for On-Chip Networks
    Wang, Jian
    Guo, Shize
    Chen, Zhe
    Zhang, Tao
    IEEE ACCESS, 2019, 7 : 102002 - 102009
  • [2] Automatic test program generation from RT-level microprocessor descriptions
    Corno, F
    Cumani, G
    Reorda, MS
    Squillero, G
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 120 - 125
  • [3] Effective RT-Level Software-Based Self-Testing of Embedded Processor Cores
    Kabiri, Parisa Sha'afi
    Navabi, Zainalabedin
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 209 - 212
  • [4] Application and analysis of RT-level software-based self-testing for embedded processor cores
    Kranitis, N
    Xenoulis, G
    Paschalis, A
    Gizopoulos, D
    Zorian, Y
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 431 - 440