A new memory controller for the shared multibuffer ATM switch with multicast functions

被引:0
|
作者
Chang, RC [1 ]
Hsieh, CY [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel ATM switch memory controller incorporated the shared multibuffer architecture is proposed. By applying the cyclic N method at the address queues, the blocking effect is eliminated and no memory and cross-point switch speed up is required. Multicast functions are efficiently carried out via a multicast queue. Each multicast packet only occupies one space in buffer memory and no additional copy circuit or counter is needed. Thus, the buffer utilization is improved and the hardware complexity is reduced. With the aid of the input traffic adaptive controller; multicast packets are dynamically sent to the output ports according to the input traffic pattern so that the unfairness problem due to employing the multicast queue is alleviated. By adopting the new memory controller the throughput can be elevated to about 99.2%.
引用
收藏
页码:E502 / E505
页数:4
相关论文
共 50 条
  • [1] Shared multibuffer ATM switches with hierarchical queueing and multicast functions
    Yamanaka, H
    Saito, H
    Yamada, H
    Kondoh, H
    Notani, H
    Matsuda, Y
    Oshima, K
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1996, E79B (08) : 1109 - 1120
  • [2] Shared-memory ATM switch with multicast function
    Okoge, Takahiro
    Inai, Hiroshi
    Yamakita, Jiro
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1999, 82 (10): : 1 - 9
  • [3] A shared-memory ATM switch with multicast function
    Okoge, T
    Inai, H
    Yamakita, J
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1999, 82 (10): : 1 - 9
  • [4] VLSI implementation of an ATM switch controller with multicast functions
    Chang, RC
    Lim, BH
    Hsieh, CY
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2001, 24 (01) : 9 - 18
  • [5] Growable shared-memory based multicast ATM switch
    Ho, Julian D.
    Sharma, Neeraj K.
    Conference Record / IEEE Global Telecommunications Conference, 1998, 4 : 2363 - 2368
  • [6] A growable shared-memory based multicast ATM switch
    Ho, JD
    Sharma, NK
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 2363 - 2368
  • [7] A SHARED MULTIBUFFER ARCHITECTURE FOR HIGH-SPEED ATM SWITCH LSIS
    KONDOH, H
    NOTANI, H
    YAMANAKA, H
    HIGASHITANI, K
    SAITO, H
    HAYASHI, I
    MATSUDA, Y
    OSHIMA, K
    NAKAYA, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (07) : 1094 - 1101
  • [8] On multicast support for shared-memory-based ATM switch architecture
    Kumar, S
    Agrawal, DP
    IEEE NETWORK, 1996, 10 (01): : 34 - 39
  • [9] Multibuffer shared ATM switch architecture and its performance analysis under uniform traffic
    Luo, Z.
    Cao, M.
    Huazhong Ligong Daxue Xuebao/Journal Huazhong (Central China) University of Science and Technology, 2001, 29 (10): : 28 - 30
  • [10] Memory-bandwidth performance of shared multibuffer switch versus sliding-window switch
    Kumar, S
    Munoz, A
    ELECTRONICS LETTERS, 2005, 41 (18) : 1036 - 1037