A New Verification Method of Digital Circuits Based on Cone-oriented Partitioning and Decision Diagrams

被引:0
|
作者
Pan Zhongliang [1 ]
Chen Ling [1 ]
机构
[1] S China Normal Univ, Sch Phys & Telecommun Engn, Guangzhou 510006, Guangdong, Peoples R China
关键词
Digital circuits; formal verification; equivalence checking; circuit partitioning; decision diagrams;
D O I
10.4028/www.scientific.net/AMM.29-32.1040
中图分类号
TH [机械、仪表工业];
学科分类号
0802 ;
摘要
The formal verification is able to check whether the implementation of a circuit design is functionally equivalent to an earlier version described at the same level of abstraction, it can show the correctness of a circuit design. A new circuit verification method based on cone-oriented circuit partitioning and decision diagrams is presented in this paper. First of all, the structure level of every signal line in a circuit is computed. Secondly, the circuit is partitioned into a lot of cone structures. The multiple-valued decision diagram corresponding to every cone structure is generated. The verification procedure is to compare the equivalence of the multiple-valued decision diagrams of two types of cone structures. Experimental results on a lot of benchmark circuits show the method presented in this paper can effectively perform the equivalence checking of circuits.
引用
收藏
页码:1040 / 1045
页数:6
相关论文
共 50 条
  • [1] Distributed binary decision diagrams for verification of large circuits
    Arunachalam, P
    Chase, C
    Moundanos, D
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 365 - 370
  • [2] Timing simulation of digital circuits with binary decision diagrams
    Ubar, R
    Jutman, A
    Peng, Z
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 460 - 466
  • [3] Verification-oriented MBDD design for digital circuits
    He, XH
    Liu, SM
    [J]. 1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 39 - 42
  • [4] Formal Verification of Integer Multiplier Circuits Using Binary Decision Diagrams
    Kumar, Jitendra
    Miyasaka, Yukio
    Srivastava, Asutosh
    Fujita, Masahiro
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (04) : 1365 - 1378
  • [5] Test approach based on decision diagrams for delay fault caused by crosstalk interferences in digital circuits
    Pan, Zhong-liang
    Chen, Ling
    [J]. OPTOELECTRONIC MATERIALS, PTS 1AND 2, 2010, 663-665 : 559 - 562
  • [6] New method for the on-line signature verification based on horizontal partitioning
    Cpalka, Krzysztof
    Zalasinski, Marcin
    Rutkowski, Leszek
    [J]. PATTERN RECOGNITION, 2014, 47 (08) : 2652 - 2661
  • [7] Method of Input Variable Partitioning in Functional Decomposition Based on Evolutionary Algorithm and Binary Decision Diagrams
    Morawiecki, Pawel
    Rawski, Mariusz
    [J]. 2008 CONFERENCE ON HUMAN SYSTEM INTERACTIONS, VOLS 1 AND 2, 2008, : 54 - +
  • [8] Test Method for Crosstalk Faults in VLSI Circuits Based on Multiple-valued Decision Diagrams
    Pan Zhongliang
    Chen Ling
    [J]. INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 641 - 646
  • [9] Parameter optimization of a new cone-oriented elastic side-supporting long sleeper damping track: Experiment and simulation
    Wang, Yukui
    He, Zhenxing
    Cao, Ziyong
    Su, Cheng
    Bao, Nengneng
    [J]. CONSTRUCTION AND BUILDING MATERIALS, 2023, 363
  • [10] New Approach for the On-Line Signature Verification Based on Method of Horizontal Partitioning
    Zalasinski, Marcin
    Cpalka, Krzysztof
    [J]. ARTIFICIAL INTELLIGENCE AND SOFT COMPUTING, PT II, 2013, 7895 : 342 - 350