A Power Efficient 12-bit and 25-MS/s Pipelined ADC for the ILC/Ecal Integrated Readout

被引:10
|
作者
Rarbi, Fatah [1 ,2 ]
Dzahini, Daniel
Gallin-Martel, Laurent
机构
[1] Univ Grenoble 1, CNRS IN2P3, INPG, LPSC, F-38026 Grenoble, France
[2] PSI Elect Co, F-13590 Meyreuil, France
关键词
Analog-digital conversion; CMOS integrated circuits; comparators; operational amplifier; switched capacitor circuits;
D O I
10.1109/TNS.2010.2067226
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of full integrated electronics readout for the future ILC ECAL presents many challenges. Low power dissipation is required, and it will be necessary to integrate the very front-end stages with an analog to digital converter. We present here a 12 bit 25 MHz analog to digital converter using a pipelined architecture. It is composed of ten 1.5 bit sub-ADCs along with a final 2 bit flash converter. A CMOS 0.35 mu m process is used. The dynamic range is 2 V over a 3.3 V power supply and the total power dissipation is 37 mW. The analog part of the converter can be switched to a standby mode in only a couple of mu s. This power management helps to reduce the DC power dissipation by three orders of magnitude. Therefore by switching the DC bias following the beam cycle time (1% of duty cycle), an average power consumption of only 0.21 mu W is measured. The converter prototype occupies an active die area of 107 mm*0.6 mm.
引用
收藏
页码:2798 / 2804
页数:7
相关论文
共 50 条
  • [1] A low power 12-bit and 25-MS/s pipelined ADC for the ILC/Ecal integrated readout
    Rarbi, Fatah
    Dzahini, Daniel
    Gallin-Martel, Laurent
    2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 781 - +
  • [2] A low cross-talk 3-Channel Analog Multiplexer with a 12-bit 25-MS/s Pipelined ADC
    Rarbi, F.
    Dzahini, D.
    Gallin-Martel, L.
    Bouvier, J.
    2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 886 - 889
  • [3] A high performance low power 12-bit 40 MS/s pipelined ADC
    Jia, Hua-Yu
    Chen, Gui-Can
    Zhang, Hong
    IEICE ELECTRONICS EXPRESS, 2008, 5 (11): : 400 - 404
  • [4] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [5] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)
  • [6] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [7] A 12-bit 50 MS/s Pipelined ADC with Power Optimized Strategy for Ultrasonic Imaging Instruments
    Chiang, Cheng-Ta
    Wang, Chih-Hsien
    2012 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2012, : 1 - 4
  • [8] A Low Power 12-Bit 20Msamples/s Pipelined ADC
    Cao Junmin
    Chen Zhongjian
    Lu Wengao
    Zhao Baoying
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING SYSTEMS, 2009, : 77 - 80
  • [9] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    Wei Qi
    Yin Xiumei
    Han Dandan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (02)
  • [10] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    魏琦
    殷秀梅
    韩丹丹
    杨华中
    半导体学报, 2010, 31 (02) : 59 - 63