An efficient design of serial and parallel memory using Quantum dot cellular automata

被引:0
|
作者
Roy, Sandip Kumar [1 ]
Nalini, R. [2 ]
Sharan, Preeta [2 ]
Srinivas, T. [3 ]
机构
[1] AMET Univ, Dept ECE, Madras, Tamil Nadu, India
[2] Oxford Coll Engn, Dept ECE, Bangalore, Karnataka, India
[3] Indian Inst Sci, Appl Photon Lab, Bangalore, Karnataka, India
关键词
Quantum Dot; Serial memory and parallel memory;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum cellular automata (QCA) is a new technology in the nanometer scale and has been considered as one of the alternative to CMOS technology. In this paper, we describe the design and layout of a serial memory and parallel memory, showing the layout of individual memory cells. Assuming that we can fabricate cells which are separated by 10mm, memory capacities of over 1.6 Gbit/cm2 can be achieved. Simulations on the proposed memories were carried out using QCADesigner, a layout and simulation tool for QCA. During the design, we have tried to reduce the number of cells as well as to reduce the area which is found to be 86.16sq mm and 0.12 nm2 area with the QCA based memory cell. We have also achieved an increase in efficiency by 40%. These circuits are the building block of nano processors and provide us to understand the nano devices of the future.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Serial parallel multiplier design in quantum-dot cellular automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    [J]. 18TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2007, : 7 - +
  • [2] An Efficient Design of Parallel and Serial Shift Registers Based on Quantum-Dot Cellular Automata
    Shuyan Fan
    Maryam Sadat Khamesinia
    [J]. International Journal of Theoretical Physics, 2021, 60 : 2400 - 2411
  • [3] An Efficient Design of Parallel and Serial Shift Registers Based on Quantum-Dot Cellular Automata
    Fan, Shuyan
    Khamesinia, Maryam Sadat
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2021, 60 (07) : 2400 - 2411
  • [4] Efficient Design Of Memory Based On Quantum-Dot Cellular Automata
    Sen, Bibhash
    Anand, Anshu S.
    Sikdar, Biplab K.
    [J]. 2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 768 - 772
  • [5] A serial memory by Quantum-dot Cellular Automata (QCA)
    Vankamamidi, Vamsi
    Ottavi, Marco
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (05) : 606 - 618
  • [6] An Efficient Design of 4-Bit Serial Input Parallel Output/Serial Output Shift Register in Quantum Dot Cellular Automata
    Padmanabhan, Ashwin
    Miranda, Allen Vivean
    Srinivas, T.
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 2736 - 2738
  • [7] Novel circuit design of serial–parallel multiplier in quantum-dot cellular automata technology
    Iman Edrisi Arani
    Abdalhossein Rezai
    [J]. Journal of Computational Electronics, 2018, 17 : 1771 - 1779
  • [8] Efficient Multiplexer Design and Analysis using Quantum dot Cellular Automata
    Khan, Angshuman
    Mandal, Sikta
    Nag, Soumik
    Chakrabarty, Ratna
    [J]. PROCEEDINGS OF 2016 IEEE INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING, VLSI, ELECTRICAL CIRCUITS AND ROBOTICS (DISCOVER), 2016, : 163 - 168
  • [9] Parallel Prefix Adder Design Using Quantum-dot Cellular Automata
    Escobar, Kim A.
    Ribas, Renato P.
    [J]. 2013 26TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2013), 2013,
  • [10] Design of 4-Bit Serial-Parallel Multiplier in Quantum-Dot Cellular Automata
    Namita
    Sasamal, Trailokya Nath
    [J]. PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 362 - 367