Design and Implementation of Component Circuits of an SFQ Half-Precision Floating-Point Adder Using 10-kA/cm2 Nb Process

被引:7
|
作者
Kainuma, Toshiki [1 ]
Shimamura, Yasuhiro [1 ]
Miyaoka, Fumishige [1 ]
Yamanashi, Yuki [1 ]
Yoshikawa, Nobuyuki [1 ]
Fujimaki, Akira [2 ]
Takagi, Kazuyoshi [3 ]
Takagi, Naofumi [4 ]
Nagasawa, Shuichi [5 ]
机构
[1] Yokohama Natl Univ, Div Elect & Comp Engn, Yokohama, Kanagawa 240, Japan
[2] Nagoya Univ, Dept Quantum Engn, Nagoya, Aichi 4648603, Japan
[3] Nagoya Univ, Dept Informat Engn, Nagoya, Aichi 4648603, Japan
[4] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
[5] Int Superconduct Technol Ctr ISTEC, Supercond Res Lab, Tsukuba, Ibaraki, Japan
基金
日本科学技术振兴机构;
关键词
Floating-point adder; LSRDP; SFQ circuits; superconducting integrated circuits; 10-kA/cm(2) Nb process;
D O I
10.1109/TASC.2010.2096374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have been developing a large-scale reconfigurable data-path (LSRDP) based on single-flux-quantum (SFQ) circuits to establish a fundamental technology for future high-performance computing systems. The SFQ floating-point adder (FPA) is one of the principal and most complicated circuit blocks in an LSRDP. In this study, we designed and implemented component circuits of an SFQ bit-serial half-precision FPA using the cell library for a 10-kA/cm(2) Nb process and performed on-chip high-speed tests. We demonstrated correct operation of the four-bit shifter for the significand at the clock frequencies of up to 76 GHz. The dependence of the measured DC bias margin on the operating frequency agrees reasonably well with the margin calculated using a digital simulation. The operation of the normalizer for the significand has been also confirmed at low speeds.
引用
收藏
页码:827 / 830
页数:4
相关论文
共 17 条
  • [1] 60-GHz Demonstration of an SFQ Half-Precision Bit-Serial Floating-Point Adder Using 10 kA/cm2 Nb Process
    Kato, T.
    Yamanashi, Y.
    Yoshikawa, N.
    Fujimaki, A.
    Takagi, N.
    Takagi, K.
    Nagasawa, S.
    [J]. 2013 IEEE 14TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2013,
  • [2] Design and Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Adders
    Park, Heejoung
    Yamanashi, Yuki
    Taketomi, Kazuhiro
    Yoshikawa, Nobuyuki
    Tanaka, Masamitsu
    Obata, Koji
    Ito, Yuki
    Fujimaki, Akira
    Takagi, Naofumi
    Takagi, Kazuyoshi
    Nagasawa, Shuichi
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2009, 19 (03) : 634 - 639
  • [3] Design, Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Multiplier
    Hara, Hiroshi
    Obata, Koji
    Park, Heejoung
    Yamanashi, Yuki
    Taketomi, Kazuhiro
    Yoshikawa, Nobuyuki
    Tanaka, Masamitsu
    Fujimaki, Akira
    Takagi, N.
    Takagi, Kazuyoshi
    Nagasawa, S.
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2009, 19 (03) : 657 - 660
  • [4] Improvement of fabrication process for 10-kA/cm2 multi-layer Nb integrated circuits
    Satoh, Tetsuro
    Hinode, Kenji
    Nagasawa, Shuichi
    Kitagawa, Yoshihiro
    Hidaka, Mutsuo
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 169 - 172
  • [5] Design and High-Speed Component Tests of an SFQ FFT Processor Using the 10 kA/cm2 Nb Advanced Process
    Sakashita, Y.
    Ono, T.
    Yamanashi, Y.
    Yoshikawa, N.
    [J]. 2015 15TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2015,
  • [6] Reliability evaluation of Nb 10 kA/cm2 fabrication process for large-scale SFQ circuits
    Nagasawa, S
    Hinode, K
    Satoh, T
    Akaike, H
    Kitagawa, Y
    Hidaka, M
    [J]. PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2005, 426 : 1525 - 1532
  • [7] Design and operation of RSFQ cell library fabricated by using a 10-kA/cm2 Nb technology
    Maezawa, Masaaki
    Ochiai, Masayuki
    Kimura, Hiroe
    Hirayama, Fuminori
    Suzuki, Motohiro
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 500 - 504
  • [8] Design and High-Speed Demonstration of Single-Flux-Quantum Bit-Serial Floating-Point Multipliers Using a 10 kA/cm2 Nb Process
    Peng, Xizhu
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    Fujimaki, Akira
    Takagi, Naofumi
    Takagi, Kazuyoshi
    Hidaka, Mutsuo
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (03) : 188 - 193
  • [9] Vortex Transitional Memory Developed with Nb 4-Layer, 10-kA/cm2 Fabrication Process
    Komura, Yuto
    Tanaka, Masamitsu
    Fujimaki, Akira
    Nagasawa, Shuichi
    Bozbey, Ali
    [J]. 2015 15TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2015,
  • [10] Yield evaluation of 10-kA/cm2 Nb multi-layer fabrication process using conventional superconducting RAMs
    Nagasawa, Shuichi
    Satoh, Tetsuro
    Hinode, Kenji
    Kitagawa, Yoshihiro
    Hidaka, Mutsuo
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 177 - 180