Prospects of distributed shared memory for reducing global traffic in shared-bus multiprocessors

被引:0
|
作者
Lee, G
Kong, JS [1 ]
机构
[1] Univ Minnesota, Dept Comp Sci, Minneapolis, MN 55455 USA
[2] Univ Texas, Div Engn, San Antonio, TX 78249 USA
关键词
cache-only memory architecture; distributed shared-memory; non-uniform memory architecture; shared-bus multiprocessor;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As an effort, not a mutually exclusive but rather complementary to developing better backplane bus, this paper considers adapting distributed shared-memory (DSM) architectures to improve traditional shared-bus designs. We consider two well-known DSM architectures, namely Cache-coherent Non-Uniform Memory Architecture (NUMA) and Cache-Only Memory Architecture (COMA), in reducing bus traffic. Our study shows that COMA provides excellent opportunity of significantly reducing bandwidth requirement for the bus while cache-coherent NUMA provides a marginal improvement.
引用
下载
收藏
页码:867 / 872
页数:6
相关论文
共 50 条