A fast parallel Reed-Solomon decoder on a reconfigurable architecture

被引:5
|
作者
Koohi, A [1 ]
Bagherzadeh, N [1 ]
Pan, CZ [1 ]
机构
[1] Univ Calif Irvine, Dept EECS, Irvine, CA 92717 USA
关键词
reconfigurable architecture; SIMD processor; Reed_Solomon codes; berlekamp algorithm; chein search;
D O I
10.1109/CODESS.2003.1275256
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a software implementation of a very fast parallel Reed-Solomon decoder on the second generation of MorphoSys reconfigurable computation platform, which is targeting on streamed applications such as multimedia and DSP. Numerous modifications of the first-generation of the architecture have made a scalable computation and communication intensive architecture capable of extracting parallelisms of fine grain in instruction level. Many algorithms and the whole Digital Video Broadcasting base-band receiver as well, have been mapped onto the second architecture with impressing performance. The mapping of a Reed-Solomon decoder proposed in this paper highly parallelizes all of its sub-algorithms, including Syndrome Computation. Berlekamp Algorithm, Chem Search, and Error Value Computation, in a SIMD fashion. The mapping is tested on a cycle-accurate simulator, "Mulate", and the performance is encouragingly better than other architectures. The decoding speed of the RS (255,239,16) decoder using two different methods of GF multiplication can be 1.319Gbps and 2.534Gbps, respectively. Furthermore, since there is no functionality specifically tailored to Reed-Solomon decoder, the result has demonstrated the capability of MorphoSys architecture to extracting Instruction Level Parallelism from streamed applications.
引用
收藏
页码:59 / 64
页数:6
相关论文
共 50 条
  • [1] Architecture for a Smart Reed-Solomon Decoder
    Boutillon, E
    Dehamel, A
    [J]. 42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 236 - 239
  • [2] VLSI Architecture for Reed-Solomon Decoder
    Kumar, A. T. Rajesh
    Rao, A. Sarveswara
    Kumar, Ratna K., V
    [J]. JOURNAL OF SPACECRAFT TECHNOLOGY, 2011, 21 (02): : 1 - 11
  • [3] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 320 - 323
  • [4] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 288 - 294
  • [5] Reed Solomon Decoder with Scalable Reconfigurable Architecture
    Gosavi, Suvarna K.
    Shirpurkar, Vrushali
    [J]. 2015 INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING (ICPC), 2015,
  • [6] Reed-Solomon Decoder Architecture Using Bit-Parallel Systolic Multiplier
    Gosavi, Suvarna K.
    Ghodeswar, U. S.
    Sarate, G. G.
    [J]. COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY, 2011, 250 : 122 - +
  • [7] A parallel reed-solomon decoder on the imagine stream processor
    Wen, M
    Zhang, CY
    Wu, N
    Li, HY
    Li, L
    [J]. PARALLEL AND DISTRIBUTED PROCESSING AND APPLICATIONS, PROCEEDINGS, 2004, 3358 : 28 - 33
  • [8] ARCHITECTURE OF A HIGH-SPEED REED-SOLOMON DECODER
    IWAKI, T
    TANAKA, T
    YAMADA, E
    OKUDA, T
    SASADA, T
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (01) : 75 - 81
  • [9] High speed Reed-Solomon decoder with pipeline architecture
    Kavian, YS
    Falahati, A
    Khayatzadeh, A
    Naderi, M
    [J]. 2005 International Conference on Wireless and Optical Communications Networks, 2005, : 415 - 419
  • [10] A parallel Reed-Solomon decoder on the imagine stream processor
    Wen, Mei
    Zhang, Chunyuan
    Wu, Nan
    Li, Haiyan
    Li, Li
    [J]. Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics), 2004, 3358 : 28 - 33