Getting formal verification into design flow

被引:0
|
作者
Arvind, S. [1 ]
Dave, Nirav [1 ]
Katelman, Michael [2 ]
机构
[1] MIT, Comp Sci & Artificial Intelligence Lab, 77 Massachusetts Ave, Cambridge, MA 02139 USA
[2] Univ Illinois, Dept Comp Sci, Urbana, IL 61801 USA
来源
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The ultimate goal of formal methods is to provide assurances about the quality, performance, security, etc. of systems. While formal tools have advanced greatly over the past two decades, widespread proliferation has not yet occurred, and the full impact of formal methods is still to be realized. This paper presents some ideas on how to catalyze the growth of formal techniques in day-to-day engineering practice. We draw on our experience as hardware engineers that want to use, and have tried to use, formal methods in our own designs. The points we make have probably been made before. However we illustrate each one with concrete designs. Our examples support three major themes: (1) correctness depends highly on the application and even a collection of formal methods cannot handle the whole problem; (2) high-level design languages can facilitate the interaction between design and formal methods; and (3) formal method tools should be presented as integrated debugging aids as opposed to one requiring mastering a foreign language or esoteric concepts.
引用
收藏
页码:12 / +
页数:4
相关论文
共 50 条
  • [1] The Design of TEE Based on TrustZone and Formal Verification of Information Flow
    Sun, Hai-Yong
    Yang, Xia
    Lei, Hang
    Qiao, Lei
    Yang, Zheng
    [J]. Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2019, 48 (02): : 259 - 263
  • [2] Integrating formal verification methods with a conventional project design flow
    Eriksson, AT
    [J]. 33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 666 - 671
  • [3] Formal verification: A new standard CAD tool for the industrial design flow
    Rosenstiel, W
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 422 - 422
  • [4] Design and Formal Verification of DZMBE
    Mohammadi, Mahdi Soodkhah
    Bafghi, Abbas Ghaemi
    [J]. ISECURE-ISC INTERNATIONAL JOURNAL OF INFORMATION SECURITY, 2013, 5 (01): : 37 - 53
  • [5] Incremental formal design verification
    Swamy, Gitanjali M.
    Brayton, Robert K.
    [J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 458 - 465
  • [6] Design and formal verification of an intelligent alarm
    Li, Xin Ben
    Sun, De Chao
    [J]. WSEAS Transactions on Systems, 2007, 6 (03): : 576 - 581
  • [7] FORMAL DESIGN VERIFICATION OF DIGITAL CIRCUITRY
    BUTLER, RW
    SJOGREN, JA
    [J]. RELIABILITY ENGINEERING & SYSTEM SAFETY, 1991, 32 (1-2) : 67 - 93
  • [8] Formal System Design and Verification: A Perspective
    Rajamani, Sriram
    [J]. ISOFT: PROCEEDINGS OF THE 13TH INNOVATIONS IN SOFTWARE ENGINEERING CONFERENCE, 2020,
  • [9] Practical formal verification in microprocessor design
    Jones, RB
    O'Leary, JW
    Seger, CJH
    Aagaard, MD
    Melham, TF
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (04): : 16 - 25
  • [10] DESIGN OF A FORMAL ESTELLE SEMANTICS FOR VERIFICATION
    BREDEREKE, J
    GOTZHEIN, R
    VOGT, FH
    [J]. IFIP TRANSACTIONS C-COMMUNICATION SYSTEMS, 1993, 10 : 153 - 168