Design of Advanced Subthreshold SRAM Array for Ultra-Low Power Technology

被引:0
|
作者
Kim, Taehoon [1 ]
Kim, Hyunmyoung [1 ]
Chung, Yeonbae [1 ]
机构
[1] Kyungpook Natl Univ, Sch Elect Engn, Daegu, South Korea
基金
新加坡国家研究基金会;
关键词
low power technology; subthreshold design; static random access memory; data stability; CELL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With scaling of CMOS technology, data stability of SRAM at ultra-low supply voltage has become a critical issue for wearable system applications. In this paper, we present an advanced 8T SRAM which can operate properly in subthreshold voltage regime. The bit-cell utilizes a differential swing in the read and write path, and allows an efficient column-interleaving structure. In the read operation, a column-wise assistline scheme of the cell leads to the cell being unaffected by the read disturbance. In addition, the bit-cell keeps the noise-vulnerable data 'low' node voltage close to the ground level during the dummy-read operation, thus producing near-ideal voltage transfer characteristics essential for robust SRAM functionality. In the write access, the boosted wordline facilitates to change the contents of the memory bit. Implementation results with 180 nm CMOS technology exhibit that the proposed SRAM remains unaffected by the read disturbance, while achieves 59.8 % higher dummy-read stability and 3.7 times better write-ability at a subthreshold supply voltage compared to the conventional 6T SRAM.
引用
收藏
页码:329 / 333
页数:5
相关论文
共 50 条
  • [1] Design of Low Power with Expanded Noise Margin Subthreshold 12T SRAM Cell for Ultra-Low Power Devices
    Kumar, Harekrishna
    Tomar, V. K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [2] Variation Robust Subthreshold SRAM Design with Ultra Low Power Consumption
    Cherukat, Saima
    Sahula, Vineet
    [J]. VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 242 - 248
  • [3] Ultra-Low Power Subthreshold Flip-Flop Design
    Fisher, Sagi
    Teman, Adam
    Vaysman, Dmitry
    Gertsman, Alexander
    Yadid-Pecht, Orly
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1573 - 1576
  • [4] Analysis and Design of Ultra-Low Power Subthreshold MCML Gates
    Alioto, Massimo
    Leblebici, Yusuf
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2557 - +
  • [5] Analysis of subthreshold FinFET circuits for ultra-low power design
    Wu, Xiaoxia
    Wang, Feng
    Xie, Yuan
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 91 - +
  • [6] An ultra-low-supply-voltage ultra-low-power subthreshold SRAM bitcell design
    [J]. Shi, L. (lxshi@seu.edu.cn), 1600, Southeast University (43):
  • [7] FDSOI Process Technology for Subthreshold-Operation Ultra-Low Power Electronics
    Vitale, S. A.
    Wyatt, P. W.
    Checka, N.
    Kedzierski, J.
    Keast, C. L.
    [J]. ADVANCED SEMICONDUCTOR-ON-INSULATOR TECHNOLOGY AND RELATED PHYSICS 15, 2011, 35 (05): : 179 - 188
  • [8] A 10T Subthreshold SRAM Cell with Minimal Bitline Switching for Ultra-Low Power Applications
    Swaati
    Das, Bishnu Prasad
    [J]. VLSI DESIGN AND TEST, 2017, 711 : 487 - 495
  • [9] An Ultra-Low Power CMOS Subthreshold Voltage Reference
    Luo, Yunling
    Zhang, Jun
    Wang, Qiaobo
    Zeng, Yanhang
    Hu, Jianguo
    Tan, Hong-Zhou
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [10] Error-tolerant SRAM design for ultra-low power standby operation
    Qin, Huifang
    Kumar, Animesh
    Ramchandran, Kannan
    Rabaey, Jan
    Ishwar, Prakash
    [J]. ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 30 - +