Ferroelectric transistors with asymmetric double gate for memory window exceeding 12 V and disturb-free read

被引:37
|
作者
Mulaosmanovic, Halid [1 ]
Kleimaier, Dominik [2 ]
Duenkel, Stefan [2 ]
Beyer, Sven [2 ]
Mikolajick, Thomas [1 ,3 ]
Slesazeck, Stefan [1 ]
机构
[1] NaMLab gGmbH, D-01187 Dresden, Germany
[2] Dresden Module One LLC & Co KG, GlobalFoundries, D-01109 Dresden, Germany
[3] Tech Univ Dresden, Chair Nanoelect, D-01062 Dresden, Germany
关键词
DEVICES; RETENTION; OPERATION; MOSFETS; LOGIC; FET;
D O I
10.1039/d1nr05107e
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Ferroelectric field-effect transistors (FeFETs) with a single gate structure and using the newly discovered ferroelectric hafnium oxide as an active material are attracting considerable interest for nonvolatile memory devices. However, such FeFETs struggle to achieve a large separation between the two logic states (memory window, MW) because of the thickness limitations of the ferroelectric film. Moreover, they are affected by detrimental disturbs coming from the read operation because of the shared write and read paths. Therefore, significant performance improvements are needed for the device to compete with established memory technologies like flash. Here, we present an asymmetric double-gate FeFET structure, where only one gate stack comprises the ferroelectric layer. We propose a novel read operation at the non-ferroelectric gate and demonstrate an amplified MW exceeding 12 V thanks to the enhanced body effect factor and the increased sensitivity of the transfer characteristics to the ferroelectric polarization. As a result, the above physical limitation is circumvented, thus by far outperforming the MW values reported in the literature. Based on this, we implement the multi-level cell storage featuring 4 bits per cell and stable data retention. Finally, an essential benefit originating from the separated write and read paths in our structure is exploited to demonstrate the fully disturb-free read operation. Besides memory, this could be particularly favorable for those neuromorphic and in-memory computing concepts with an occasional update of the stored variable but a very frequent read.
引用
收藏
页码:16258 / 16266
页数:9
相关论文
共 23 条
  • [1] A read-disturb-free ferroelectric gate FET memory
    Shimada, Y
    Arita, K
    Kato, Y
    Uchiyama, K
    Joshi, V
    Lim, M
    [J]. INTEGRATED FERROELECTRICS, 2001, 34 (1-4) : 1467 - 1476
  • [2] Magnetic random-access memory with disturb-free read
    Zeissler, Katharina
    [J]. NATURE ELECTRONICS, 2023, 6 (12) : 929 - 929
  • [3] Magnetic random-access memory with disturb-free read
    Katharina Zeissler
    [J]. Nature Electronics, 2023, 6 : 929 - 929
  • [4] Read Disturb-Free SRAM Bit-Cell for Subthreshold Memory Applications
    Kim, Hyunmyoung
    Kim, Taehoon
    Manisankar, Sivasundar
    Chung, Yeonbae
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [5] A dual V disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, 39 (02) : 67 - 77
  • [6] A dual V;disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, (02) : 67 - 77
  • [7] Gate Stack Optimization Toward Disturb-Free Operation of Ferroelectric HSO based FeFET for NAND Applications
    Seidel, K.
    Ali, T.
    Hoffmann, R.
    Kuehnel, K.
    Czernohorsky, M.
    Rudolph, M.
    Paetzold, B.
    Steinke, P.
    Zimmermann, K.
    Biederman, K.
    Van Houdt, J.
    [J]. 2019 19TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS 2019), 2019,
  • [8] A dual V-t disturb-free subthreshold SRAM with write-assist and read isolation
    Bhatnagar, Vipul
    Kumar, Pradeep
    Pandey, Neeta
    Pandey, Sujata
    [J]. JOURNAL OF SEMICONDUCTORS, 2018, 39 (02)
  • [9] Disturb-Free Writing Operation for Ferroelectric-Gate Field-Effect Transistor Memories With Intermediate Electrodes
    Horita, Susumu
    Trinh, Bui Nguyen Quoc
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (12) : 3090 - 3096
  • [10] Disturb and its Mitigation in Ferroelectric Field-Effect Transistors with Large Memory Window for NAND Flash Applications
    Venkatesan, Prasanna
    Park, Chinsung
    Song, Taeyoung
    Fernandes, Lance
    Das, Dipjyoti
    Afroze, Nashrah
    Gundlapudi Ravikumar, Priyankka
    Tian, Mengkun
    Chen, Hang
    Chern, Winston
    Kim, Kijoon
    Woo, Jongho
    Lim, Suhwan
    Kim, Kwangsoo
    Kim, Wanki
    Ha, Daewon
    Mahapatra, Souvik
    Yu, Shimeng
    Datta, Suman
    Khan, Asif
    [J]. IEEE Electron Device Letters, 2024, 45 (12) : 2367 - 2370