EPEEC: Comprehensive SPICE-compatible reluctance extraction for high-speed interconnects above lossy multilayer substrates

被引:12
|
作者
Jiang, R [1 ]
Fu, WY
Chen, CCP
机构
[1] Univ Wisconsin, Coll Engn, Dept Elect & Comp Engn, Madison, WI 53706 USA
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
[3] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
关键词
complex image theory; eddy current; inductance extraction; interconnect; interconnect modeling; parasitic extraction; reluctance; substrate;
D O I
10.1109/TCAD.2005.852287
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With continuous advances in radio-frequency (RF) mixed-signal very large scale integration (VLSI) technology, the creation of eddy currents in lossy multilayer substrates has made the already complicated interconnect analysis and modeling issue more challenging. To account for substrate losses, traditional electromagnetic methods are often computationally prohibitive for today's VLSI geometries. In this paper, an accurate and efficient interconnect modeling approach-the eddy-current-aware partial equivalent element,circuit (EPEEC)-is proposed. Based on complex image theory, it extends the traditional partial equivalent element circuit (PEEC) model to simultaneously take multilay er substrate eddy-current losses and frequency-dependent effects into consideration. To accommodate even larger scale on-chip interconnect networks, EPEEC develops a new simulation program with integrated circuit emphasis (SPICE)-compatible reluctance extraction algorithm by applying sparsification in the inverse inductance domain with an extended window algorithm. Compared with several industry standard inductance and full-wave solvers, such as FastHenry and Sonnet, EPEEC demonstrates within 1.5% accuracy while providing over 100 x speedup.
引用
收藏
页码:1562 / 1571
页数:10
相关论文
empty
未找到相关数据