FAST FPGA-BASED ARCHITECTURE FOR PEDESTRIAN DETECTION BASED ON COVARIANCE MATRICES

被引:0
|
作者
Martelli, Samuele [1 ]
Tosato, Diego [1 ]
Cristani, Marco [1 ]
Murino, Vittorio [1 ]
机构
[1] Univ Verona, Dipartimento Informat, I-37100 Verona, Italy
关键词
Classification; SVM; Riemannian Manifolds; Pedestrian detection and classification; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Pedestrian detection is a crucial task in several video surveillance and automotive scenarios, but only a few detection systems are designed to be realized on an embedded architecture, allowing to increase the processing speed which is one of the key requirements in real applications. In this paper, we propose a novel SoC (System on Chip) architecture for fast pedestrian detection in video. Our implementation is based on a linear SVM (Support Vector Machine) classification framework, learned on a set of overlapped image patches. Each patch is described by a covariance matrix of a set of image features. Exploiting the inner parallelism of the FPGA (Field Programmable Gate Array) boards, we dramatically accelerate the covariance matrices computation that plays a crucial role in the framework. In the experiments, we show the effectiveness and the efficiency of our pedestrian detection system, reaching a detection speed of 132 fps at VGA resolution.
引用
收藏
页码:389 / 392
页数:4
相关论文
共 50 条
  • [1] FPGA-Based Pedestrian Detection Using Array of Covariance Features
    Martelli, Samuele
    Tosato, Diego
    Cristani, Marco
    Murino, Vittorio
    2011 FIFTH ACM/IEEE INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERAS (ICDSC), 2011,
  • [2] FPGA-based Pedestrian Detection Under Strong Distortions
    Tasson, D.
    Montagnini, A.
    Marzotto, R.
    Farenzena, M.
    Cristani, M.
    2015 IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION WORKSHOPS (CVPRW), 2015,
  • [3] FPGA-Based Pedestrian Detection for Collision Prediction System
    Cambuim, Lucas
    Barros, Edna
    SENSORS, 2022, 22 (12)
  • [4] An FPGA-based network intrusion detection architecture
    Das, Abhishek
    Nguven, David
    Zambreno, Joseph
    Memik, Gokhan
    Choudhary, Alok
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2008, 3 (01) : 118 - 132
  • [5] A Novel FPGA-Based Architecture for Fast Automatic Target Detection in Hyperspectral Images
    Lei, Jie
    Wu, Lingyun
    Li, Yunsong
    Xie, Weiying
    Chang, Chein-I
    Zhang, Jintao
    Huang, Biying
    REMOTE SENSING, 2019, 11 (02)
  • [6] FPGA-Based Architecture for Fast Feature Extraction with High Resolution
    Sukhanov, Andrey
    2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 805 - 806
  • [7] A novel FPGA-based architecture for Sobel edge detection operator
    Abbasi, T. A.
    Abbasi, M. U.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (09) : 889 - 896
  • [8] FPGA-Based Neuro-Architecture Intrusion Detection System
    Hassan, A. A.
    Elnakib, A.
    Abo-Elsoud, M.
    ICCES: 2008 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS, 2007, : 268 - 273
  • [9] Fast and accurate FPGA-based framework for processor architecture vulnerability analysis
    Mahdiani, Hoda
    Safari, Saeed
    Salehi, Mostafa E.
    INTEGRATION-THE VLSI JOURNAL, 2016, 53 : 14 - 26
  • [10] FPGA-based fast eye detection method for edge device
    Byun, Jin Young
    Jeon, Jae Wook
    2022 22ND INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS (ICCAS 2022), 2022, : 1128 - 1130