Design and optimisation of high-efficient class-F ULP-PA using envelope tracking supply bias control for long-range low power wireless personal area network IEEE 802.11ah standard using 65 nm CMOS technology

被引:0
|
作者
Akhter, Muhammad Ovais [1 ]
Amin, Najam Muhammad [1 ]
Zia, Razia [2 ]
机构
[1] Bahria Univ, Elect Engn Dept, Natl Stadium Rd, Karachi, Pakistan
[2] Sir Syed Univ Engn & Technol, Elect Engn Dept, Karachi, Pakistan
关键词
AMPLIFIER; ARRAY;
D O I
10.1049/cds2.12125
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents the design and optimisation of a sub-1 GHz class-F ultra-low power (ULP) power amplifier (PA) in 65 nm Complementary Metal Oxide Semiconductor (CMOS) technology. An envelope tracking (ET) supply biasing technique is adopted to improve the efficiency of class-F PA. The ET consist of a pre-amp right before the detector in order to enhance the efficiency and save adequate amount of dc power consumption. The PA consists of two cascode cells terminated as class-F with gate-to-drain feedback in order to enhance linearity and limit any harmonic component from the input signal. The novel design consumes a dc power of 3.75 mW, power added efficiency of 37.1%, operating at 915-925 MHz unlicensed band and total saturated output power of 22 dBm including 14 dBm power gain at PA, which qualifies under long-range low power wireless personal area network IEEE 802.11ah standard. The inductor-less design for ET supply bias reduces the chip layout size to 0.13 mm(2) only.
引用
收藏
页码:553 / 568
页数:16
相关论文
empty
未找到相关数据