Logic synthesis technique for high speed differential dynamic logic with asymmetric slope transition

被引:2
|
作者
Morimoto, M [1 ]
Tanaka, Y
Nagata, M
Taki, K
机构
[1] Kobe Univ, Grad Sch Sci & Technol, Kobe, Hyogo 6578501, Japan
[2] Kobe Univ, Dept Syst & Comp Engn, Kobe, Hyogo 6578501, Japan
关键词
logic synthesis; ASDDL; asymmetric slope; differential logic; high speed;
D O I
10.1093/ietfec/e88-a.12.3324
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a logic synthesis technique for asymmetric slope differential dynamic logic (ASDDL) circuits. The technique utilizes a commercially available logic synthesis toot that has been well established for static CMOS logic design, where an intermediate library is devised for logic synthesis likely as static CMOS, and then a resulting synthesized circuit is translated automatically into ASDDL implementation at the gate-level logic schematic level as well as at the physical-layout level. A design example of an ASDDL 16-bit multiplier synthesized in a 0.18-mu m CMOS technology shows an operation delay time of 1.82 nsec, which is a 32% improvement over a static CMOS design with a static logic standard-cell library that is finely tuned for energy-delay products. Design with the 16-bit multiplier led to a design time for an ASDDL based dynamic digital circuit 300 times shorter than that using a fully handcrafted design, and comparable with a static CMOS design.
引用
收藏
页码:3324 / 3331
页数:8
相关论文
共 50 条
  • [1] High-speed digital circuit design using differential logic with asymmetric signal transition
    Morimoto, M
    Nagata, M
    Taki, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (10): : 2001 - 2008
  • [2] Asymmetric slope dual mode differential logic circuit for compatibility of low-power and high-speed operations
    Morimoto, Masao
    Nagata, Makoto
    Taki, Kazuo
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 675 - 682
  • [3] A Logic of Proofs for Differential Dynamic Logic
    Fulton, Nathan
    Platzer, Andre
    PROCEEDINGS OF THE 5TH ACM SIGPLAN CONFERENCE ON CERTIFIED PROGRAMS AND PROOFS (CPP'16), 2016, : 110 - 121
  • [4] Pseudo dynamic logic (SDL): A high-speed and low-power dynamic logic family
    Chaji, GR
    Fakhraie, SM
    Smith, KC
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 245 - 248
  • [5] Domino Logic Based High Speed Dynamic Comparator
    Dastagiri, Bala N.
    Rahim, Abdul B.
    Nagendra, B.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [6] High-speed CMOS circuits with parallel dynamic logic and speed-enhanced skewed static logic
    Kim, C
    Jung, SO
    Baek, KH
    Kang, SM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 434 - 439
  • [7] LOGIC SYNTHESIS TECHNIQUE
    TAKEDA, N
    MIURA, J
    KAMBE, T
    SHARP TECHNICAL JOURNAL, 1989, (43): : 73 - 76
  • [8] A Novel Low-Power and High-Speed Dynamic CMOS Logic Circuit Technique
    Sharroush, Sherif M.
    Abdalla, Yasser S.
    Dessouki, Ahmed A.
    El-Badawy, El-Sayed A.
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 606 - 613
  • [9] Controlled delay-through dynamic logic: leakage-tolerant high-speed dynamic logic
    Dev, A.
    Sharma, R. K.
    ELECTRONICS LETTERS, 2015, 51 (23) : 1856 - U90
  • [10] Logic synthesis with high speed CMOS circuit techniques
    Pihl, J
    Aas, EJ
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 12 (01) : 79 - 87