共 6 条
- [3] An area-efficient 2GB/s 256Mb packet-based DRAM with daisy-chained redundancy scheme 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 35 - 36
- [5] A 34Gb/s 2:1 MUX/CMU based on a distributed amplifier using 0.18μm CMOS 2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 132 - 135