A 2Gb/s 256*256 CMOS crossbar switch fabric core design using pipelined MUX

被引:0
|
作者
Wu, T [1 ]
Tsui, CY [1 ]
Hamdi, M [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present the design of a full-custom 2Gb/s 256*256 Crossbar Switch Fabric Core circuit, using TSMC 0.25mum CMOS technology. To cope with the high data link rate, conventional approaches use duplicated multiple bit-slices of the switch core to reduce the core delay requirement. However, this increases the area and limits the size of the crossbar switch. To cater for a large number of input and output ports of the switch, we propose a novel 3-stage pipelined MUX-tree based architecture. As a result, the problem of designing a 256*256 crossbar is reduced to a 128*128 sub-crossbar. The clock cycle time of the switch core can be reduced below Ins. To achieve a 2Gb/s link rate, only two bit-slices are needed instead of 4 or 8 in the conventional designs. By doing so, we can put a 256*256 crossbar in a single chip. The layout of the 128*128 subcrossbar was designed and simulated. Experimental results show that 1GHz clock frequency can be achieved. Furthermore a full 2Gb/s 64*64 crossbar switch digital core circuit was designed to demonstrate the whole pipeline structure. The area of this core is only 2.4mm*1.9mm and the power consumption is about 2.5W at 1GHz.
引用
收藏
页码:568 / 571
页数:4
相关论文
共 6 条
  • [1] A 256-Radix Crossbar Switch Using Mux-Matrix-Mux Folded-Clos Topology
    Lee, Sung-Joon
    Kim, Jaeha
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (06) : 760 - 767
  • [2] A 34 Gb/s distributed 2:1 MUX and CMU using 0.18 μm CMOS
    Singh, Ullas
    Li, Lijun
    Green, Michael M.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (09) : 2067 - 2076
  • [3] An area-efficient 2GB/s 256Mb packet-based DRAM with daisy-chained redundancy scheme
    Moon, BS
    Chai, JW
    Kim, JS
    Yim, SM
    Kim, SA
    Kim, C
    Cho, SI
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 35 - 36
  • [4] Design of Low-Power and Low-Latency 256-Radix Crossbar Switch Using Hyper-X Network Topology
    Baek, Seung-Heon
    Jung, Sung-Youb
    Kim, Jaeha
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (01) : 77 - 84
  • [5] A 34Gb/s 2:1 MUX/CMU based on a distributed amplifier using 0.18μm CMOS
    Singh, U
    Li, LJ
    Green, MM
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 132 - 135
  • [6] Design and analysis of carrier reservoir SOA based 2 x 1 MUX with enable input and implementing basic logic gates using MUX at 120 Gb/s
    Agarwal, Vipul
    Pareek, Prakash
    Gupta, Sumit
    Singh, Lokendra
    Balaji, Bukya
    Dakua, Pratap Kumar
    OPTICAL AND QUANTUM ELECTRONICS, 2024, 56 (09)