A 20-Gb/s CMOS Cross-Coupled Dual-Feedback Loop Transimpedance Amplifier

被引:0
|
作者
Wu, Weiping [1 ]
Zhang, Lei [1 ]
Wang, Yan [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
基金
国家高技术研究发展计划(863计划); 中国国家自然科学基金;
关键词
Transimpedance amplifier; optical receiver; DC offset cancellation; limiting amplifier; OPTICAL RECEIVER; FRONT-END;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 20-Gb/s optical receiver consisting of a novel transimpedance amplifier (TIA), three active feedback Cherry-Hooper limiting amplifiers (LA) and DC offset cancellation loop. A novel cross-coupled dual-feedback loop TIA is proposed to reduce the input impedance and enhance the tolerance of large input capacitance without deterioration of the transimpedance gain. Moreover, not any extra noise, power consumption or chip area is introduced. Implemented in 65-nm CMOS technology, the receiver achieves 73.1 d135/ transimpedance gain with a bandwidth of 10.2 GHz and a data rate of 20 Gb/s, while the input referred noise (IRN) current is below 30.5 pA/root Hz from 1 to 10.2 GHz. The core circuit consumes a DC power of 9.6 mW from a 1.2V supply (without output buffer) and occupies a layout area of 0.042 mm(2).
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A cross-coupled dual-loop feedback power amplifier drivier
    Magnusson, H
    Olsson, H
    PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 3, 2005, : 309 - 312
  • [2] A CMOS Low-Power Cross-Coupled Immittance-Converter Transimpedance Amplifier
    Taghavi, M. H.
    Belostotski, L.
    Haslett, J. W.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (06) : 403 - 405
  • [3] Cross-Coupled Current Conveyor Based CMOS Transimpedance Amplifier for Broadband Data Transmission
    Chen, Dandan
    Yeo, Kiat Seng
    Shi, Xiaomeng
    Manh Anh Do
    Boon, Chirn Chye
    Lim, Wei Meng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1516 - 1525
  • [4] A Dual-feedback Folded-cascode Fully Differential Transimpedance Amplifier in 65-nm CMOS
    Park, Yoonji
    Park, Sung Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (03) : 281 - 287
  • [5] High Linearity Transimpedance Amplifier in 0.18-μm CMOS Technology for 20-Gb/s PAM-4 Receivers
    Peng, Chih-Chen
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Chiu, Chien-Liang
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 182 - 183
  • [6] 2.5 Gb/s CMOS low noise transimpedance amplifier with active feedback
    Microelectronic Center, Harbin Institute of Technology, Harbin 150001, China
    不详
    不详
    Guti Dianzixue Yanjiu Yu Jinzhan, 2008, 3 (415-419+454): : 415 - 419
  • [7] A 58-dB? 20-Gb/s inverter-based cascode transimpedance amplifier for optical communications
    Quan Pan
    Xiongshi Luo
    Journal of Semiconductors, 2022, 43 (01) : 57 - 62
  • [8] A low power 5Gb/s transimpedance amplifier with dual feedback technique
    Wang, IH
    Liu, CS
    Liu, SI
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 304 - 307
  • [9] A 58-dBΩ 20-Gb/s inverter-based cascode transimpedance amplifier for optical communications
    Pan, Quan
    Luo, Xiongshi
    JOURNAL OF SEMICONDUCTORS, 2022, 43 (01)
  • [10] A 40 Gb/s Transimpedance Amplifier in 65 nm CMOS
    Bashiri, Samira
    Plett, Calvin
    Aguirre, Jorge
    Schvan, Peter
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 757 - 760