A 12b 2GS/s Dual-Rate Hybrid DAC with Pulsed Timing-Error Pre-Distortion and In-Band Noise Cancellation Achieving >74dBc SFDR up to 1GHz in 65nm CMOS

被引:0
|
作者
Su, Shiyu [1 ]
Chen, Mike Shuo-Wei [1 ]
机构
[1] Univ Southern Calif, Los Angeles, CA 90089 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
引用
收藏
页码:456 / U641
页数:3
相关论文
共 2 条
  • [1] A 12-Bit 2 GS/s Dual-Rate Hybrid DAC With Pulse-Error Pre-Distortion and In-Band Noise Cancellation Achieving >74 dBc SFDR and <-80 dBc IM3 up to 1 GHz in 65 nm CMOS
    Su, Shiyu
    Chen, Mike Shuo-Wei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 2963 - 2978
  • [2] A 16-Bit 5 GS/s DAC With Redundant-MSB-Based Digital Pre-Distortion Achieving SFDR >61 dBc Up to 2.4 GHz in 40-nm CMOS
    Li, Xing
    Zhou, Lei
    Guo, Xuan
    Jia, Hanbo
    Wu, Danyu
    Wu, Jin
    Liu, Xinyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) : 4829 - 4833