High throughput encoder architecture for DVB-S2 LDPC-IRA codes

被引:0
|
作者
Gomes, Marco [1 ]
Falcao, Gabriel [1 ]
Sengo, Alexandre [1 ]
Ferreira, Vitor [1 ]
Silva, Vitor [1 ]
Falcao, Miguel [1 ]
机构
[1] Univ Coimbra, Fac Sci & Technol, Dept Elect & Comp Engn, Inst Telecommun, P-3030290 Coimbra, Portugal
关键词
low-density parity-check codes; DVB-S2; encoder algorithm; parallel VLSI architecture; high throughput;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to their excellent bit-error-rate performance, Low Density Parity Check codes (LDPC) have been adopted by the recent Digital Video Satellite Broadcast Standard (DVB-S2). In order to simplify the encoding procedure, Irregular Repeat and Accumulate (IRA) LDPC codes have been chosen. This paper proposes an efficient, low delay and high throughput enceoder architecture shared by all DVB-S2 LDPC-IRA codes. The architecture explores the periodic structure of die adopted codes by performing on the fly partial-parallel computation of the parity check bits. The architecture implementation on a XC2VP30 Virtex2P Xilinx FPGA ((c) 131.7MHz) shows a minimumn throughput of 5.93 Gb/s in worst case conditions. Synthesis results are also presented.
引用
收藏
页码:85 / +
页数:2
相关论文
共 50 条
  • [1] High Throughput GPU LDPC Encoder and Decoder for DVB-S2
    Kun, David
    2018 IEEE AEROSPACE CONFERENCE, 2018,
  • [2] High Throughput LDPC Decoder Architecture for DVB-S2
    Kim, Tae Hun
    Park, Tae Doo
    Park, Gun Yeol
    Kwon, Hae Chan
    Jung, Ji Won
    2013 FIFTH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN), 2013, : 430 - 434
  • [3] An LDPC Encoder Architecture With Up to 47.5 Gbps Throughput for DVB-S2/S2X Standards
    Liu, Decai
    Luo, Yanfei
    Li, Yunfeng
    Wang, Zhijie
    Li, Zhengxuan
    Zhang, Qianwu
    Zhang, Junjie
    Li, Yingchun
    IEEE ACCESS, 2022, 10 : 19022 - 19032
  • [4] High Throughput Transmitter Architecture for DVB-S2
    Malka, Haim
    Hochma, Shahar
    Lifshitz, Nir
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [5] A Novel Partially Parallel Architecture for High-throughput LDPC Decoder for DVB-S2
    Kim, Seok-Min
    Park, Chang-Soo
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 820 - 825
  • [6] Design and implementation of LDPC codes for DVB-S2
    Yadav, Manoj K.
    Parhi, Keshab K.
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 723 - 728
  • [7] Alternative Good LDPC Codes for DVB-S2
    Xiao, Yang
    Kim, Kiseon
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1960 - +
  • [8] Analysis of Decoding Failures of DVB-S2 LDPC Codes
    Sibel, J. -C.
    Crussiere, M.
    Helard, J. -F.
    2014 IEEE 80TH VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2014,
  • [9] Flexible parallel architecture for DVB-S2 LDPC decoders
    Gomes, Marco
    Falcao, Gabriel
    Silva, Vitor
    Ferreira, Vitor
    Sengo, Alexandre
    Falcao, Miguel
    GLOBECOM 2007: 2007 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-11, 2007, : 3265 - +
  • [10] LDPC decoder architecture for DVB-S2 and DVB-S2X standards
    Marchand, Cedric
    Boutillon, Emmanuel
    2015 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2015), 2015,