Design and analysis of on-chip symmetric parallel-plate coupled-line balun for silicon RE integrated circuits

被引:11
|
作者
Yang, HYD [1 ]
Castaneda, JA [1 ]
机构
[1] Broadcom Corp, El Segundo, CA 90245 USA
关键词
D O I
10.1109/RFIC.2003.1214000
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present the design and analysis of an on-chip transformer balun for silicon RFIC. High-performance on-chip transformer baluns for low-noise amplifiers and power amplifiers on multi-layer radio-frequency integrated circuits are constructed. Single-end primary and differential secondary are constructed on different dielectric surface planes. The metal windings of the primary and secondary are in parallel to form coupled lines. Both the primary and the secondary are designed symmetrically for differential operation. Additional layer interfaces and vias are used to provide bridges to assure the geometric symmetry. Examples of designs with test results are discussed.
引用
收藏
页码:527 / 530
页数:4
相关论文
共 19 条
  • [1] Design and analysis of on-chip symmetric parallel-plate coupled-line balun for silicon RF integrated circuits
    Yang, HYD
    Castaneda, JA
    2003 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2003, : A13 - A16
  • [2] Design and analysis of a multi-layer transformer balun for silicon RE integrated circuits
    Yang, HYD
    Zhang, L
    Castaneda, JA
    2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 491 - 494
  • [3] Parallel-plate lab-on-a-chip based on digital microfluidics for on-chip electrochemical analysis
    Yu, Yuhua
    Chen, Jianfeng
    Zhou, Jia
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2014, 24 (01)
  • [4] Design and analysis of on-chip tapered transformers for silicon radio-frequency integrated circuits
    Cho, MH
    Chen, KM
    Huang, GW
    Chiu, CS
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2166 - 2170
  • [5] Design and analysis of on-chip tapered transformers for silicon radio-frequency integrated circuits
    Cho, Ming-Hsiang
    Chen, Kun-Ming
    Huang, Guo-Wei
    Chiu, Chia-Sung
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 4 B (2166-2170):
  • [6] Symmetric vertical parallel plate capacitors for on-chip RF circuits in 65-nm SOI technology
    Kim, Daeik
    Kim, Jonghae
    Plouchart, Jean-Olivier
    Cho, Choongyeun
    Trzcinski, Robert
    Kumar, Mahender
    Norris, Christine
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (07) : 616 - 618
  • [7] Analysis and design of a parallel coupled-line quadrature coupler with lumped-elements
    Wu, Jun
    Wang, Luyu
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2010, 29 (02) : 370 - 377
  • [8] Design and analysis of a multi-layer transformer balun for silicon RF integrated circuits
    Yang, HYD
    Zhang, L
    Castaneda, JA
    2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 601 - 604
  • [9] Reduced order modeling of coupled on-chip interconnects for silicon-based RF integrated circuits
    Zheng, J
    Tripathi, VK
    Weisshaar, A
    2000 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2000, : 973 - 976
  • [10] Reduced order modeling of coupled on-chip interconnects for silicon-based RF integrated circuits
    Zheng, Ji
    Tripathi, Vijai K.
    Weisshaar, Andreas
    IEEE MTT-S International Microwave Symposium Digest, 2000, 2 : 973 - 976