Testing Real-Time Embedded Systems with Hardware-in-the-Loop Simulation using High Level Architecture

被引:4
|
作者
Junior, Jose Claudio Vieira S. [1 ]
Brito, Alisson V. [1 ]
Nascimento, Tiago P. [1 ]
机构
[1] Fed Univ Paraiba CI UFPB, Ctr Informat, Joao Pessoa, Paraiba, Brazil
关键词
Real-Time; Testing; Embedded Systems; Hardware-in-the-Loop; High-Level Architecture;
D O I
10.1109/SBESC.2015.34
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a technique for testing real-time embedded systems using Hardware-in-the-Loop (HIL) simulation, exploiting High-Level Architecture (HLA) standard for interoperability and synchronization of heterogeneous architectures. The proposed testing approach uses the Ptolemy framework to verify in real-time models running in hardware against their respective reference models developed in Ptolemy. The approach consisted in the development of new actors in Ptolemy responsible for the integration with HLA and the verification process, and a software interface to be deployed in the hardware under verification. As proof of concept, the proposed approach was applied for the testing of a simple mobile robot navigation algorithm. All data collected by sensors and the respective reactions are transferred in real-time to Ptolemy, which performs the verification against a reference model. Such technique allows different Models of Computation (MoC) to be used as reference models in Ptolemy to verify different hardware architectures synchronously based on HLA.
引用
收藏
页码:142 / 147
页数:6
相关论文
共 50 条
  • [1] System Level Real-Time Simulation and Hardware-in-the-Loop Testing of MMCs
    Difronzo, Michele
    Biswas, Md Multan
    Milton, Matthew
    Ginn, Herbert L.
    Benigni, Andrea
    [J]. ENERGIES, 2021, 14 (11)
  • [2] Real-time spacecraft simulation and hardware-in-the-loop testing
    Ptak, A
    Foundy, K
    [J]. FOURTH IEEE REAL-TIME TECHNOLOGY AND APPLICATIONS SYMPOSIUM - PROCEEDINGS, 1998, : 230 - 235
  • [3] A hardware-in-the-loop simulation environment for real-time systems development and architecture evaluation
    Balashov, V. V.
    Bakhmurov, A. G.
    Chistolinov, M. V.
    Smeliansky, R. L.
    Volkanov, D. Yu.
    Youshchenko, N. V.
    [J]. DEPCOS - RELCOMEX 2008: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON DEPENDABILITY OF COMPUTER SYSTEMS, 2008, : 80 - 86
  • [4] Testing real-time embedded systems using high level architecture
    Junior, Jose Claudio V. S.
    Brito, Alisson V.
    Silva Costa, Luis Feliphe
    Nascimento, Tiago P.
    Kurt Melcher, Elmar Uwe
    [J]. DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2016, 20 (04) : 289 - 309
  • [5] Testing real-time embedded systems using high level architecture
    Jose Claudio V. S. Junior
    Alisson V. Brito
    Luis Feliphe Silva Costa
    Tiago P. Nascimento
    Elmar Uwe Kurt Melcher
    [J]. Design Automation for Embedded Systems, 2016, 20 : 289 - 309
  • [6] Real-Time Hardware-in-the-Loop Testing with Common Simulation Framework
    Gardiner, Judith D.
    [J]. PROCEEDINGS OF THE HPCMP USERS GROUP CONFERENCE 2008, 2008, : 379 - 381
  • [7] Real-time playback hardware-in-the-loop simulation of traffic systems
    Suwal, EM
    Johnson, BK
    Hess, HL
    Fisher, JC
    [J]. IECON 2005: THIRTY-FIRST ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-3, 2005, : 383 - 388
  • [8] Real-Time Hardware-in-the-Loop Simulation of Electrical Machine Systems Using FPGAs
    Usenmez, S.
    Dilan, R. A.
    Dolen, M.
    Koku, A. B.
    [J]. 2009 INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS, VOLS 1-3, 2009, : 1649 - 1654
  • [9] A High Performance Real-Time Simulator for Controllers Hardware-in-the-Loop Testing
    Matar, Mahmoud
    Karimi, Houshang
    Etemadi, Amir
    Iravani, Reza
    [J]. ENERGIES, 2012, 5 (06) : 1713 - 1733
  • [10] Real-Time Low-Level Simulation of Hybrid Vehicle Systems for Hardware-in-the-Loop Applications
    Tavernini, Marco J.
    Niemoeller, Benjamin A.
    Krein, Philip T.
    [J]. 2009 IEEE VEHICLE POWER AND PROPULSION CONFERENCE, VOLS 1-3, 2009, : 792 - 797