Experimental Validation of a Compact Pinhole Latent Defect Model for MOS Transistors

被引:1
|
作者
Gomez, Jhon [1 ]
Xama, Nektar [1 ]
Lootens, Dirk [2 ]
Coyette, Anthony [2 ]
Vanhooren, Ronny [2 ]
Dobbelaere, Wim [2 ]
Gielen, Georges [1 ]
机构
[1] Katholieke Univ Leuven KU Leuven, B-3000 Leuven, Belgium
[2] Onsemi, B-9700 Oudenaarde, Belgium
关键词
Transistors; Logic gates; Integrated circuit modeling; Silicon; Shape; MOSFET; Fabrication; Characterization; compact modeling; defect-oriented test; latent defects; MOS;
D O I
10.1109/TED.2022.3191990
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Currently, the semiconductor industry requires test escape levels that approach the ppb level for application domains, such as automotive. Such quality levels, however, can only be reached if latent defects are screened out, as they have become the major bottleneck in analog and mixed-signal IC testing. Latent defects can be activated using accelerated aging, but this procedure has several drawbacks. Most notably, activation can move latent defects to the product lifetime that, otherwise, would not even have expressed themselves. Therefore, methods are needed that allow the detection of these defects without using activation. Developing such methods, however, has been hampered by the lack of compact latent defect models that allow simulating circuits affected by this type of defect. This article alleviates this problem by experimentally validating a recently presented compact model for latent defects and establishing the practical range of model values that should be used in simulations. The experiments performed on a 0.35- mu m technology consist of characterizing transistors containing latent defects that have been artificially introduced by etching pinholes in their gate. The measurement results corroborate that the drain current in transistors with defects increases with the area and depth of the defect, and that this behavior can be accurately modeled using an effective t(ox) value.
引用
收藏
页码:4796 / 4802
页数:7
相关论文
共 50 条
  • [1] Benchmarking the PSP compact model for MOS transistors
    Li, Xin
    Wu, Weimin
    Jha, Amit
    Gildenblat, Gennady
    van Langevelde, Ronald
    Smit, Geert D. J.
    Scholten, Andries J.
    Klaassen, Dirk B. M.
    McAndrew, Colin C.
    Watts, Josef
    Olsen, Michael
    Coram, Geoffrey
    Chaudhry, Samir
    Victory, James
    2007 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS, 2007, : 259 - +
  • [2] The nonlinear compact thermal model of power MOS transistors
    Gorecki, Krzysztof
    Zarebski, Janusz
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 196 - 199
  • [3] A Complete Compact Model for Flicker Noise in MOS Transistors
    Arnaud, Alfredo
    Hoffmann, Alain
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [4] Advanced compact model for short-channel MOS transistors
    Gouveia, OD
    Cunha, AIA
    Schneider, MC
    Galup-Montoro, C
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 209 - 212
  • [5] A compact model for flicker noise in MOS transistors for analog circuit design
    Arnaud, A
    Galup-Montoro, C
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (08) : 1815 - 1818
  • [6] Experimental methods for investigating the defect properties of SiO2 in MOS transistors
    Weber, W
    Thewes, R
    PROCEEDINGS OF THE SYMPOSIUM ON SILICON NITRIDE AND SILICON DIOXIDE THIN INSULATING FILMS, 1997, 97 (10): : 118 - 133
  • [7] Compact Models for MOS Transistors: Successes and Challenges
    McAndrew, Colin C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 12 - 18
  • [8] A MODEL FOR MOS-TRANSISTORS
    BHATTI, GS
    JONES, BK
    RUSSELL, PC
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1985, 132 (06): : 248 - 252
  • [9] Pinhole Latent Defect Modeling and Simulation for Defect-Oriented Analog/Mixed-Signal Testing
    Gomez, Jhon
    Xama, Nektar
    Coyette, Anthony
    Vanhooren, Ronny
    Dobbelaere, Wim
    Gielen, Georges
    2020 IEEE 38TH VLSI TEST SYMPOSIUM (VTS 2020), 2020,
  • [10] Validation of the ovine fetus as an experimental model for the human myelomeningocele defect
    Lapa Pedreiral, Denise Araujo
    Sanchez e Oliveira, Rita de Cassia
    Roberto Valente, Paulo
    Abou-Jamra, Rogerio C.
    Hilario Saldiva, Paulo
    Araujo, Andrezza
    ACTA CIRURGICA BRASILEIRA, 2007, 22 (03) : 168 - 173