Time-Mode All-Digital Delta-Sigma Time-to-Digital Converter with Process Uncertainty Calibration

被引:0
|
作者
Yuan, Fei [1 ]
Parekh, Parth [1 ]
机构
[1] Ryerson Univ, Dept Elect Comp & Biomed Engn, Toronto, ON, Canada
关键词
Time-mode signal processing (TMSP) and timeto-digital converters (TDCs); RING OSCILLATOR TDC;
D O I
10.1109/mwscas.2019.8885152
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper studies the impact of process uncertainty on a time-based all-digital Delta Sigma time-to-digital converter (TDC) with a differential pre-skewed bi-directional gated delay line (BDGDL) time integrator. The principle and design of the TDC are presented first. It is followed with an in-depth investigation of the impact of process uncertainty on the building blocks of the TDC. An effective calibration technique capable of minimizing the impact of process uncertainty on the performance of the TSC is proposed. The TDC is designed in a 130 nm 1.2 V CMOS technology and analyzed using Spectre with BSIM4 device models. Simulation results demonstrate that process spread has a significant impact of the delay of the building blocks of the TDC subsequently the performance of the TDC. The detrimental impact of process uncertainty can be minimized by optimizing the TDC at SS (slow NMOS/slow PMOS) corner and adjusting the delay of the key delay blocks and that of the gated delay stages of the TDC in TT (typical NMOS/typical PMOS) and at FF (fast NMOS/fast PMOS) corner to their respective SS-corner value.
引用
收藏
页码:489 / 492
页数:4
相关论文
共 50 条
  • [1] All-digital 1-1 MASH delta-sigma time-to-digital converter via time-mode signal processing
    Young Jun Park
    Fei Yuan
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 102 : 427 - 443
  • [2] All-digital 1-1 MASH delta-sigma time-to-digital converter via time-mode signal processing
    Park, Young Jun
    Yuan, Fei
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 102 (02): : 427 - 443
  • [3] All-digital 1-1 MASH delta-sigma time-to-digital converter via time-mode signal processing
    Park, Young Jun
    Yuan, Fei
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (02) : 427 - 443
  • [4] A/D conversion using an asynchronous delta-sigma modulator and a Time-to-Digital converter
    Daniels, Jorg
    Dehaene, Wim
    Steyaert, Michiel
    Wiesbauer, Andreas
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1648 - +
  • [5] An All-Digital Self-Calibration Method for a Vernier-Based Time-to-Digital Converter
    Rashidzadeh, Rashid
    Ahmadi, Majid
    Miller, William C.
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (02) : 463 - 469
  • [6] Delta-sigma analog-to-digital conversion via time-mode signal processing
    Taillefer, Christopher S.
    Roberts, Gordon W.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 13 - 16
  • [7] Clock Skew Measurement using an All-Digital Sigma-Delta Time to Digital Converter
    Shirwaikar, Mahadev Govind
    Kadayinti, Naveen
    Sharma, Dinesh K.
    [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 321 - 326
  • [8] An All-Digital PLL with a First Order Noise Shaping Time-to-Digital Converter
    Brandonisio, Francesco
    Maloberti, Franco
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 241 - 244
  • [9] All-Digital CMOS Time-to-Digital Converter With Temperature-Measuring Capability
    Chen, Chun-Chi
    Chen, Chao-Lieh
    Fang, Wei
    Chu, Yen-Chan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (09) : 2079 - 2083
  • [10] Design Techniques of All-Digital Time Integrators for Time-Mode Signal Processing
    Yuan, Fei
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2017, : 272 - 276