Technological and architectural power optimizations for advance microprocessors

被引:0
|
作者
Lichtenau, C [1 ]
Ortiz, AG [1 ]
Pflüger, T [1 ]
机构
[1] IBM Deutschland, Boblingen, Germany
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reliability, thermal management, packaging cost, and suitability for mobile devices, are making power consumption a main concern for high-end microprocessors.. In order to tackle this problem, power efficient design techniques addressing an the abstraction levels are required. To satisfy the demands of increasing functionality and higher processing power, the design of high-end microprocessor must face two main challenges. On the one hand; it must be implemented in highly compact nano-scaled technologies. On the other hand, it must handle the increased design complexity, specially from a power-efficient perspective; it is, with the use of power management techniques. This paper describes some of the low power design strategies of the PowerPC(TM)970 microprocessor in the aforementioned two directions: technology scaling and power management. The goal is to show that power efficiency requires a global strategy addressing simultaneously different levels of abstractions.
引用
收藏
页码:11 / 14
页数:4
相关论文
共 50 条
  • [1] Design optimizations for microprocessors at low temperature
    Vassighi, A
    Keshavarzi, A
    Narendra, S
    Schrom, G
    Ye, YB
    Lee, S
    Chrysler, G
    Sachdev, M
    De, V
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 2 - 5
  • [2] A clock power model to evaluate impact of architectural and technology optimizations
    Duarte, DE
    Vijaykrishnan, N
    Irwin, MJ
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 844 - 855
  • [3] Wattch: A framework for architectural-level power analysis and optimizations
    Brooks, D
    Tiwari, V
    Martonosi, M
    PROCEEDING OF THE 27TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2000, : 83 - 94
  • [4] OPTIMIZATIONS IN ARCHITECTURAL LAYOUT PROCESS
    MOUCKA, J
    EKONOMICKO-MATEMATICKY OBZOR, 1980, 16 (02): : 190 - 210
  • [5] The Cultural and Technological Elements That Promote the Advance of History: Research on the Evolution of Architectural Structure
    Yang, Yu-Fei
    Gao, Jun-Hui
    JOINT 2016 INTERNATIONAL CONFERENCE ON SOCIAL SCIENCE AND ENVIRONMENTAL SCIENCE (SSES 2016) AND INTERNATIONAL CONFERENCE ON FOOD SCIENCE AND ENGINEERING (ICFSE 2016), 2016, : 29 - 38
  • [6] Technological Advance in Cooling Systems at US Power Plants
    Bellas, Allen
    Finney, Duane
    Lange, Ian
    ECONOMICS OF ENERGY & ENVIRONMENTAL POLICY, 2013, 2 (02) : 137 - 148
  • [7] Architectural Optimizations for Low-Power K-Best MIMO Decoders
    Mondal, Sudip
    Eltawil, Ahmed M.
    Salama, Khaled N.
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2009, 58 (07) : 3145 - 3153
  • [8] CODE OPTIMIZATIONS FOR COMPLEX MICROPROCESSORS APPLIED TO CFD SOFTWARE
    Hauser, Th.
    Mattox, T. I.
    Lebeau, R. P.
    Dietz, H. G.
    Huang, P. G.
    SIAM JOURNAL ON SCIENTIFIC COMPUTING, 2004, 25 (04): : 1461 - 1477
  • [9] An architectural leakage power reduction method for instruction cache in ultra deep submicron microprocessors
    Zhang, Chengyi
    Zhou, Hongwei
    Zhang, Minxuan
    Xing, Zuocheng
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2006, 4186 : 588 - 594
  • [10] Advance packaging requirements for next generation microprocessors
    Master, Raj
    IPFA 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2008, : 7 - 7