FFT-based calibration method for 1.5 bit/stage pipelined ADCs

被引:4
|
作者
Lee, Shuenn-Yuh [1 ]
Liang, Ming-Chun [1 ]
Hsieh, Cheng-Han [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
pipeline ADC; digital calibration; fast Fourier transform; finite OPAMP gain; capacitor mismatch;
D O I
10.1002/cta.1953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast Fourier transform (FFT)-based digital calibration method for 1.5 bit/stage pipeline analog-to-digital converter (ADC) is proposed in this paper. Capacitor mismatch and finite gain of the operational amplifier (OPAMP) can be overcome by the proposed calibration method. Given that the capacitor mismatch and the finite OPAMP gain cause the radix of all the stages of 1.5 bit/stage pipeline ADC to become unequal to 2, the FFT processor can be adopted to evaluate the actual radixes of all the stages and then generate new digital output to compensate for error caused by these non-ideal effects. Moreover, as capacitor mismatch and the finite gain of OPAMP can be compensated, low-gain OPAMP can be used in high-performance ADC to reduce power dissipation; a small capacitor can then be adopted to save on space. An example of a 10 bit 1.5 bit/stage pipelined ADC with only an 8 bit circuit performance is implemented in 0.18 mu m TSMC CMOS process. Circuit measurement result reveals that the signal-to-noise-and-distortion ratio of 51.03 dB with 11 dB improvement after calibration can be achieved at the sample rate of 1 MHz. Copyright (c) 2013 John Wiley & Sons, Ltd.
引用
收藏
页码:455 / 469
页数:15
相关论文
共 50 条
  • [1] A 1.5-bit/stage Pipeline ADC with FFT-based Calibration Method
    Liang, Ming-Chun
    Hsieh, Cheng-Han
    Lee, Shuenn-Yuh
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2042 - 2045
  • [2] Deterministic Digital Calibration of 1.5 bits/stage Pipelined ADCs by Direct Extraction of Calibration Coefficients
    Ramamurthy, Chinmaye
    Parikh, Chetan D.
    Sen, Subhajit
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 29 - 34
  • [3] 1.5 bit substage circuit for charge domain pipelined ADCs
    Huang, Songren
    Chen, Zhenhai
    Zhang, Hong
    Li, Xue
    Qian, Hongwen
    Yu, Zongguang
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2016, 43 (06): : 170 - 175
  • [4] Histogram-Based Calibration of Capacitor Mismatch and Comparator Offset for 1-Bit/Stage Pipelined ADCs
    Huang, Xuan-Lun
    Kang, Ping-Ying
    Yu, Yuan-Chi
    Huang, Jiun-Lang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (04): : 441 - 453
  • [5] Histogram-Based Calibration of Capacitor Mismatch and Comparator Offset for 1-Bit/Stage Pipelined ADCs
    Xuan-Lun Huang
    Ping-Ying Kang
    Yuan-Chi Yu
    Jiun-Lang Huang
    Journal of Electronic Testing, 2011, 27 : 441 - 453
  • [6] A Background Calibration Technology for Capacitance Mismatch in Pipelined ADCs with 2.5-bit/stage MDAC
    Li, Hai-bin
    Li, Rui
    Hu, Bing-Yan
    Jiang, Tao
    Chang, Yu-Chun
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 924 - 926
  • [7] A capacitor mismatch- and nonlinearity-insensitive 1.5-bit residue stage for pipelined ADCs
    Saberi, Mehdi
    Lotfi, Reza
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 677 - 680
  • [8] Homogeneity Enforced Calibration of Stage Nonidealities for Pipelined ADCs
    Wagner, Matthias
    Lang, Oliver
    Bauernfeind, Thomas
    Huemer, Mario
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (04) : 1286 - 1290
  • [9] Analysis and Calibration of Bit Weights in SAR and Pipelined SAR ADCs Based on Code Distribution
    Ma, Bingbing
    Li, Wei
    Xu, Hongtao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (06) : 977 - 990
  • [10] A Subband FFT-Based Method for Static Errors Compensation in Time-Interleaved ADCs
    Jridi, Maher
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,