Design and implementation of Fpga based wavepipelined fast convolver

被引:0
|
作者
Lakshminarayana, G [1 ]
Venkataramani, B [1 ]
Senthilkumar, KP [1 ]
Sasitharan, M [1 ]
Kottapalli, VAK [1 ]
机构
[1] Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
关键词
convolver; FPGA; wavepipelining;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper a new parallel/serial convolver scheme with wavepipelining is proposed first. The design of the wavepipelined (WP) convolver using FPGAs is considered next. Convolvers with and without wavepipelining are implemented using Xilinx XC4006E FPGAs for convolving two sequences each with 8 bit accuracy and sequence length 8. The convolver without wavepipelining requires 125 CLBs and permits a minimum sampling period of 176 nsec. The WP convolver requires 247 CLBs and permits a minimum sampling period of 92 nsec. Further the multipliers in the WP convolver donot require the latches and an ASIC for a large WP convolver can result in significant savings in area and power. Finally three schemes far increasing the sampling rate of the WP convolver are suggested.
引用
收藏
页码:B212 / B217
页数:6
相关论文
共 50 条
  • [1] Design and FPGA implementation of self tuned wavepipelined filters
    Seetharaman, G.
    Venkataramani, B.
    Lakshminarayanan, G.
    IETE JOURNAL OF RESEARCH, 2006, 52 (04) : 281 - 286
  • [2] Microprocessor implementation of a fast convolver
    Mahapatra, R.N.
    IETE Technical Review (Institution of Electronics and Telecommunication Engineers, India), 1988, 5 (08): : 326 - 328
  • [3] Design and Implementation of Fast FPGA Based Architecture for Reversible Watermarking
    Ghosh, Sudip
    Kundu, Buoy
    Datta, Debopam
    Maity, Santi P.
    Rahaman, Hafizur
    2013 INTERNATIONAL CONFERENCE ON ELECTRICAL INFORMATION AND COMMUNICATION TECHNOLOGY (EICT), 2013,
  • [4] Design and implementation of SDI based on FPGA
    Niu Li-pi
    Jiang Xiu-hua
    Shi Dong-xin
    Zhang Wen-hui
    2010 INTERNATIONAL CONFERENCE ON NETWORKING AND INFORMATION TECHNOLOGY (ICNIT 2010), 2010, : 429 - 431
  • [5] A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing
    Dehghani, Abbas
    Kavari, Ali
    Kalbasi, Mahdi
    RahimiZadeh, Keyvan
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2597 - 2615
  • [6] Design and FPGA implementation of fast convolution algorithm based on 3D-Winograd
    Lin K.
    Jiang H.
    Zhang Y.
    Cong R.
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2021, 47 (09): : 1900 - 1907
  • [7] A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing
    Abbas Dehghani
    Ali Kavari
    Mahdi Kalbasi
    Keyvan RahimiZadeh
    The Journal of Supercomputing, 2022, 78 : 2597 - 2615
  • [8] A fast digital fuzzy logic controller: FPGA design and implementation
    Deliparaschos, K. M.
    Nenedakis, F. I.
    Tzafestas, S. G.
    ETFA 2005: 10TH IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND FACTORY AUTOMATION, VOL 1, PTS 1 AND 2, PROCEEDINGS, 2005, : 259 - 262
  • [9] Design and Implementation of a Fast, Combined SHA-512 on FPGA
    Emam, Seyyed Ali
    Emami, Sareh Sadat
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2007, 7 (05): : 165 - 168
  • [10] Design and implementation of a fast active noise control system on FPGA
    Jalali, A.
    Boroujeny, Sh. Gholami
    Eshghi, M.
    2007 MEDITERRANEAN CONFERENCE ON CONTROL & AUTOMATION, VOLS 1-4, 2007, : 30 - 33