Built-in self-test of global interconnects of field programmable analog arrays

被引:6
|
作者
Andrade, A
Vieira, G
Balen, TR
Lubaszewski, M
Azaïs, F
Renovell, M
机构
[1] Univ Fed Rio Grande do Sul, Dept Elect Engn, BR-90003519 Porto Alegre, RS, Brazil
[2] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[3] Univ Seville, CNM, IMSE, Inst Microelect, Seville, Spain
[4] Univ Montpellier 2, LIRMM, Montpellier 5, France
关键词
FPAA; global interconnection; graph modeling; BIST; ORA; ABILBO;
D O I
10.1016/j.mejo.2005.06.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Strategies for the test of Field Programmable Analog Arrays (FPAAs) have been devised based on testing separately their main three components: configurable analog blocks, I/O pads and interconnection network. In this work, a scheme for testing the interconnection network, in particular the global wiring, is presented. As long as analog wiring is considered, catastrophic faults at the switches and wires are considered, as well as parametric capacitive or resistive defects in interconnects. Similarly to FPGAs, critical path search is based on a graph model, so that known algorithms are reused, yielding a minimum number of Test Configurations. Then, a near-zero area overhead BIST procedure is proposed, in which Analog Built-in Block Observers are implemented as oscillators and integrators, respectively, generating test stimuli and analyzing output responses, using internal configurable resources of the FPAA. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1112 / 1123
页数:12
相关论文
共 50 条
  • [1] An approach to the built-in self-test of field programmable analog arrays
    Balen, T
    Andrade, A
    Azaïs, F
    Lubaszewski, M
    Renovell, M
    [J]. 22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 383 - 388
  • [2] Built-in self-test of field programmable analog arrays based on transient response analysis
    Balen, T. R.
    Calvano, J. V.
    Lubaszewski, M. S.
    Renovell, M.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (06): : 497 - 512
  • [3] Built-In Self-Test of Field Programmable Analog Arrays based on Transient Response Analysis
    T. R. Balen
    J. V. Calvano
    M. S. Lubaszewski
    M. Renovell
    [J]. Journal of Electronic Testing, 2007, 23 : 497 - 512
  • [4] Selecting built-in self-test configurations for field programmable gate arrays
    Stroud, C
    Lee, E
    Konala, S
    Abramovici, M
    [J]. AUTOTESTCON '96 - THE SYSTEM READINESS TECHNOLOGY CONFERENCE: TEST TECHNOLOGY AND COMMERCIALIZATION, CONFERENCE RECORD, 1996, : 29 - 35
  • [5] Boundary scan access of built-in self-test for field programmable gate arrays
    Gibson, G
    Gray, L
    Stroud, C
    [J]. TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 57 - 61
  • [6] Programmable deterministic Built-In Self-Test
    Hakmi, Abdul-Wahid
    Wunderlich, Hans-Joachim
    Zoellin, Christian G.
    Glowatz, Andreas
    Hapke, Friedrich
    Schloeffel, Juergen
    Souef, Laurent
    [J]. 2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 476 - +
  • [7] Methods for boundary scan access of built-in self-test for field programmable gate arrays
    Hamilton, C
    Wijesuriya, S
    Gibson, G
    Stroud, C
    [J]. IEEE SOUTHEASTCON '99, PROCEEDINGS, 1999, : 210 - 216
  • [8] Built-In Self-Test for Multipliers in Altera Cyclone II Field Programmable Gate Arrays
    Lusco, Michael A.
    Dailey, Justin L.
    Stroud, Charles E.
    [J]. PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 214 - 219
  • [9] A programmable built-in self-test for embedded DRAMs
    Banerjee, S
    Chowdhury, DR
    Bhattacharya, BB
    [J]. 2005 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING - PROCEEDINGS, 2005, : 58 - 63
  • [10] Novel technique for built-in self-test of FPGA interconnects
    Sun, XL
    Xu, J
    Chan, B
    Trouborst, P
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 795 - 803