Statistical soft error rate estimation of combinational circuits using Bayesian networks

被引:0
|
作者
Sabet, M. Amin [1 ]
Ghavami, Behnam [1 ]
机构
[1] Shahid Bahonar Univ Kerman, Dept Engn, Kerman, Iran
关键词
Reliability; Statistical analysis; CAD; Circuit analysis; Fault analysis; Bayesian network; Single event transient (SET); Soft error; Process variation;
D O I
10.1108/COMPEL-09-2015-0317
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Purpose - With continuous scaling of digital circuit CMOS technology, the vulnerability of these circuits are significantly increasing against the soft errors. On the other hand, the effects of process variation in the electrical properties of nano-scale circuits, have introduced the statistical methods as an unavoidable choice for the soft error rate (SER) estimation. The purpose of this paper is to provide a statistical soft error rate (SSER) estimation approach for combinational circuits in the presence of process variation. Design/methodology/approach - In this paper a new method is proposed for the SSER estimation of combinational circuits based on the Bayesian networks (BNs). This allows to factor the joint probability distributions over variables in a circuit graph. The distribution of the initial transient fault pulse is estimated by the pre-characterization tables. Timing signals are propagated by BN theory and the probability distribution of electrical and timing masking are calculated. Findings - Simulation results for some benchmark circuits show that the proposed method is accurate with 3.7 percent difference with the Monte-Carlo SPICE simulation and with orders of magnitude improvement in runtime. Originality/value - The proposed framework is the scheme giving the low estimation time with plausible accuracy compared to other schemes. The comparison exhibits that the designer can save its estimation time in terms of performance and complexity. The deterministic-based methods also are able to evaluate the SER of combinational circuit, yet in an unacceptable time.
引用
收藏
页码:1760 / 1773
页数:14
相关论文
共 50 条
  • [1] MASkIt: Soft Error Rate Estimation for Combinational Circuits
    Anglada, Marti
    Canal, Ramon
    Aragon, Juan L.
    Gonzalez, Antonio
    [J]. PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 614 - 621
  • [2] An Efficient Approach for Soft Error Rate Estimation of Combinational Circuits
    Raji, Mohsen
    Saeedi, Fereshte
    Ghavami, Behnam
    Pedram, Hossein
    [J]. 2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 567 - 574
  • [3] An Incremental Algorithm for Soft Error Rate Estimation of Combinational Circuits
    Ghavami, Behnam
    Raji, Mohsen
    Saremi, Kiarash
    Pedram, Hossein
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (03) : 463 - 473
  • [4] A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits
    Mohsen Raji
    Behnam Ghavami
    [J]. Journal of Electronic Testing, 2016, 32 : 291 - 305
  • [5] A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits
    Raji, Mohsen
    Ghavami, Behnam
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (03): : 291 - 305
  • [6] Soft error rate estimation of combinational circuits based on vulnerability analysis
    Raji, Mohsen
    Pedram, Hossein
    Ghavami, Behnam
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (06): : 311 - 320
  • [7] Accelerated Soft-Error-Rate (SER) Estimation for Combinational and Sequential Circuits
    Li, Ji
    Draper, Jeffrey
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (03)
  • [8] TASSER: A Temperature-Aware Statistical Soft-Error-Rate Analysis Framework for Combinational Circuits
    Hsueh, Sung S. -Y.
    Huang, Ryan H. -M.
    Wen, Charles H. -P.
    [J]. PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 529 - 534
  • [9] Tunable transient filters for soft error rate reduction in combinational circuits
    Zhou, Quming
    Choudhury, Mihir R.
    Mohanram, Kartik
    [J]. PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, : 179 - 184
  • [10] Soft Error Rate Reduction of Combinational Circuits Using Gate Sizing in the Presence of Process Variations
    Raji, Mohsen
    Ghavami, Behnam
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 247 - 260