Leakage-Aware Energy Minimization using Dynamic Voltage Scaling and Cache Reconfiguration in Real-Time Systems

被引:20
|
作者
Wang, Weixun [1 ]
Mishra, Prabhat [1 ]
机构
[1] Univ Florida, Dept Comp & Informat Sci & Engn, Gainesville, FL 32611 USA
关键词
POWER;
D O I
10.1109/VLSI.Design.2010.22
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
System optimization techniques are widely used to Improve energy efficiency as well as overall performance Dynamic voltage scaling (DVS) is acknowledged to be successful in reducing processor energy consumption Due to the increasing significance of the memory subsystem's energy consumption, dynamic cache reconfiguration (DCR) techniques are recently proposed at the aim of saving cache subsystem's energy consumption As the manufacturing technology scales into the order of nanometers, leakage current, both in the processor and cache subsystem, becomes a significant contributor in the overall power dissipation. In this paper, we efficiently integrate processor voltage scaling and cache reconfiguration together that is aware of leakage power to minimize overall system energy consumption Experimental results demonstrate that our approach outperforms existing techniques by on average 12 - 23%
引用
收藏
页码:357 / 362
页数:6
相关论文
共 50 条
  • [1] System-Wide Leakage-Aware Energy Minimization Using Dynamic Voltage Scaling and Cache Reconfiguration in Multitasking Systems
    Wang, Weixun
    Mishra, Prabhat
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 902 - 910
  • [2] Procrastination determination for periodic real-time tasks in leakage-aware dynamic voltage scaling systems
    Chen, Jian-Jia
    Kuo, Tei-Wei
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 289 - 294
  • [3] Leakage-Aware Intra-Task Dynamic Voltage Scaling Technique for Energy Reduction in Real-Time Embedded Systems
    Chaturvedi, Vivek
    Mohanty, Basant K.
    Srikanthan, Thambipillai
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 1266 - 1269
  • [4] On-Line Leakage-Aware Energy Minimization Scheduling for Hard Real-Time Systems
    Huang, Huang
    Fan, Ming
    Quan, Gang
    [J]. 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 677 - 682
  • [5] Leakage aware dynamic voltage scaling for real-time embedded systems
    Jejurikar, R
    Pereira, C
    Gupta, R
    [J]. 41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 275 - 280
  • [6] Leakage-Aware Dynamic Scheduling for Real-Time Adaptive Applications on Multiprocessor Systems
    Yu, Heng
    Veeravalli, Bharadwaj
    Ha, Yajun
    [J]. PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 493 - 498
  • [7] Dynamic voltage scaling for systemwide energy minimization in real-time embedded systems
    Jejurikar, R
    Gupta, R
    [J]. ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 78 - 81
  • [8] Leakage-aware energy-efficient scheduling of real-time tasks in multiprocessor systems
    Chen, Jian-Jia
    Hsu, Heng-Ruey
    Kuo, Tei-Wei
    [J]. PROCEEDINGS OF THE 12TH IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM, 2006, : 408 - +
  • [9] Leakage/Temperature-Aware Dynamic Voltage Scaling and Dynamic Cache Reconfiguration to Reduce Power Consumption
    Abed, Sa'ed
    AlAhmad, Haya
    Safar, Maryam
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 318 - 326
  • [10] Dynamic Cache Reconfiguration for Soft Real-Time Systems
    Wang, Weixun
    Mishra, Prabhat
    Gordon-Ross, Ann
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2012, 11 (02)