Aging Adaption in Integrated Circuits Using a Novel Built-In Sensor

被引:16
|
作者
Wang, Xiaoxiao [1 ,2 ]
Winemberg, Leroy [2 ]
Su, Donglin [1 ]
Tran, Dat [2 ]
George, Saji [2 ]
Ahmed, Nisar [2 ]
Palosh, Steve [2 ]
Dobin, Allan [2 ]
Tehranipoor, Mohammad [3 ]
机构
[1] Beihang Univ, Beijing 100191, Peoples R China
[2] Freescale Semicond Inc, Austin, TX 78735 USA
[3] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
基金
美国国家科学基金会;
关键词
Aging adaption; aging sensor; frequency/delay sensor; hot carrier injection (HCI); negative bias temperature instability (NBTI); on-chip structure; NBTI DEGRADATION; MODEL;
D O I
10.1109/TCAD.2014.2366876
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As process technology further scales, aging, noise and variations in integrated circuits (ICs) and systems become a major challenge to both the semiconductor and electronic design automation (EDA) industries, which may cause significantly increased mismatch between modeled and actual silicon behavior, and even IC failure in field. Therefore, the addition of accurate and low-cost on-chip sensors is of great value to reduce the mismatch and perform in-field measurements. This paper presents a novel standard-cell-based sensor for reliability analysis of digital ICs (called Radic), in order to better understand the characteristics of gate, functional path aging and process variations' impact on timing performance, and perform in-field aging measurements. The Radic sensor has been fabricated on two floating gate Freescale SoCs in very advanced technology. The measurement results demonstrate that the resolution can be better than 0.1 ps, and the accuracy is kept throughout aging/process variation. Additionally, a built-in aging adaption system based on Radic sensor is proposed to perform in-field aging adaption. Simulation results verify that, comparing with designs with fixed aging guardband, the proposed aging adaption system releases 80% of aging timing margin, saves silicon area by 1.02%-3.16% at most targeting frequencies, and prevents aging induced failure.
引用
收藏
页码:109 / 121
页数:13
相关论文
共 50 条
  • [1] Novel Built-In Current-Sensor-Based IDDQ Testing Scheme for CMOS Integrated Circuits
    Hsu, Chun-Lung
    Ho, Mean-Hom
    Lin, Chih-Feng
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (07) : 2196 - 2208
  • [2] Built-in CMOS temperature sensor for VLSI circuits
    Wang, Nailong
    Zhang, Sheng
    Zhou, Runde
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2004, 25 (03): : 252 - 256
  • [3] A Built-In Temperature Sensor in an Integrated Microheater
    Han, Jin-Woo
    Meyyappan, M.
    IEEE SENSORS JOURNAL, 2016, 16 (14) : 5543 - 5547
  • [4] A novel built-in CMOS sensor for on-line thermal monitoring of VLSI circuits
    Wang, NL
    Zhang, S
    Zhou, RD
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1345 - 1348
  • [5] Cell-Based Aging Sensor Using Built-In Speed Grading
    Lin, Ont-Derh
    Huang, Shi-Yu
    2023 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE, NORCAS, 2023,
  • [6] On the Use of Built-in Temperature Sensors to Monitor Aging in RF Circuits
    Rungta, Anant
    Altet, Josep
    Barajas, Enrique
    Rubio, Antonio
    Aragones, Xavier
    Mateo, Diego
    2019 XXXIV CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2019,
  • [7] BUILT-IN SELF-TEST FOR DIGITAL INTEGRATED-CIRCUITS
    AGRAWAL, VD
    LIN, CJ
    RUTKOWSKI, PW
    WU, SL
    ZORIAN, Y
    AT&T TECHNICAL JOURNAL, 1994, 73 (02): : 30 - 39
  • [8] Built-in self-test for high speed integrated circuits
    Jorczyk, U
    Daehn, W
    MICROELECTRONIC MANUFACTURING YIELD, RELIABILITY, AND FAILURE ANALYSIS II, 1996, 2874 : 162 - 172
  • [9] Manufacturing semiconductor integrated circuits with built-in hermetic equivalent reliability
    Loboda, MJ
    Camilletti, RC
    Goodman, LA
    White, LK
    Pinch, HL
    Wu, CP
    46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, : 897 - 901
  • [10] Novel Solution for the Built-in Gate Oxide Stress Test of LDMOS in Integrated Circuits for Automotive Applications
    Malandruccolo, V.
    Ciappa, M.
    Fichtner, W.
    Rothleitner, H.
    ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 67 - +